dma.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161
  1. /*
  2. * Freescale i.MX28 APBH DMA
  3. *
  4. * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
  5. * on behalf of DENX Software Engineering GmbH
  6. *
  7. * Based on code from LTIB:
  8. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __DMA_H__
  13. #define __DMA_H__
  14. #include <linux/list.h>
  15. #include <linux/compiler.h>
  16. #define DMA_PIO_WORDS 15
  17. #define MXS_DMA_ALIGNMENT ARCH_DMA_MINALIGN
  18. /*
  19. * MXS DMA channels
  20. */
  21. #if defined(CONFIG_MX23)
  22. enum {
  23. MXS_DMA_CHANNEL_AHB_APBH_LCDIF = 0,
  24. MXS_DMA_CHANNEL_AHB_APBH_SSP0,
  25. MXS_DMA_CHANNEL_AHB_APBH_SSP1,
  26. MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
  27. MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
  28. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  29. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  30. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  31. MXS_MAX_DMA_CHANNELS,
  32. };
  33. #elif defined(CONFIG_MX28)
  34. enum {
  35. MXS_DMA_CHANNEL_AHB_APBH_SSP0 = 0,
  36. MXS_DMA_CHANNEL_AHB_APBH_SSP1,
  37. MXS_DMA_CHANNEL_AHB_APBH_SSP2,
  38. MXS_DMA_CHANNEL_AHB_APBH_SSP3,
  39. MXS_DMA_CHANNEL_AHB_APBH_GPMI0,
  40. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  41. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  42. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  43. MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
  44. MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
  45. MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
  46. MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
  47. MXS_DMA_CHANNEL_AHB_APBH_HSADC,
  48. MXS_DMA_CHANNEL_AHB_APBH_LCDIF,
  49. MXS_DMA_CHANNEL_AHB_APBH_RESERVED0,
  50. MXS_DMA_CHANNEL_AHB_APBH_RESERVED1,
  51. MXS_MAX_DMA_CHANNELS,
  52. };
  53. #elif defined(CONFIG_MX6) || defined(CONFIG_MX7)
  54. enum {
  55. MXS_DMA_CHANNEL_AHB_APBH_GPMI0 = 0,
  56. MXS_DMA_CHANNEL_AHB_APBH_GPMI1,
  57. MXS_DMA_CHANNEL_AHB_APBH_GPMI2,
  58. MXS_DMA_CHANNEL_AHB_APBH_GPMI3,
  59. MXS_DMA_CHANNEL_AHB_APBH_GPMI4,
  60. MXS_DMA_CHANNEL_AHB_APBH_GPMI5,
  61. MXS_DMA_CHANNEL_AHB_APBH_GPMI6,
  62. MXS_DMA_CHANNEL_AHB_APBH_GPMI7,
  63. MXS_MAX_DMA_CHANNELS,
  64. };
  65. #endif
  66. /*
  67. * MXS DMA hardware command.
  68. *
  69. * This structure describes the in-memory layout of an entire DMA command,
  70. * including space for the maximum number of PIO accesses. See the appropriate
  71. * reference manual for a detailed description of what these fields mean to the
  72. * DMA hardware.
  73. */
  74. #define MXS_DMA_DESC_COMMAND_MASK 0x3
  75. #define MXS_DMA_DESC_COMMAND_OFFSET 0
  76. #define MXS_DMA_DESC_COMMAND_NO_DMAXFER 0x0
  77. #define MXS_DMA_DESC_COMMAND_DMA_WRITE 0x1
  78. #define MXS_DMA_DESC_COMMAND_DMA_READ 0x2
  79. #define MXS_DMA_DESC_COMMAND_DMA_SENSE 0x3
  80. #define MXS_DMA_DESC_CHAIN (1 << 2)
  81. #define MXS_DMA_DESC_IRQ (1 << 3)
  82. #define MXS_DMA_DESC_NAND_LOCK (1 << 4)
  83. #define MXS_DMA_DESC_NAND_WAIT_4_READY (1 << 5)
  84. #define MXS_DMA_DESC_DEC_SEM (1 << 6)
  85. #define MXS_DMA_DESC_WAIT4END (1 << 7)
  86. #define MXS_DMA_DESC_HALT_ON_TERMINATE (1 << 8)
  87. #define MXS_DMA_DESC_TERMINATE_FLUSH (1 << 9)
  88. #define MXS_DMA_DESC_PIO_WORDS_MASK (0xf << 12)
  89. #define MXS_DMA_DESC_PIO_WORDS_OFFSET 12
  90. #define MXS_DMA_DESC_BYTES_MASK (0xffff << 16)
  91. #define MXS_DMA_DESC_BYTES_OFFSET 16
  92. struct mxs_dma_cmd {
  93. unsigned long next;
  94. unsigned long data;
  95. union {
  96. dma_addr_t address;
  97. unsigned long alternate;
  98. };
  99. unsigned long pio_words[DMA_PIO_WORDS];
  100. };
  101. /*
  102. * MXS DMA command descriptor.
  103. *
  104. * This structure incorporates an MXS DMA hardware command structure, along
  105. * with metadata.
  106. */
  107. #define MXS_DMA_DESC_FIRST (1 << 0)
  108. #define MXS_DMA_DESC_LAST (1 << 1)
  109. #define MXS_DMA_DESC_READY (1 << 31)
  110. struct mxs_dma_desc {
  111. struct mxs_dma_cmd cmd;
  112. unsigned int flags;
  113. dma_addr_t address;
  114. void *buffer;
  115. struct list_head node;
  116. } __aligned(MXS_DMA_ALIGNMENT);
  117. /**
  118. * MXS DMA channel
  119. *
  120. * This structure represents a single DMA channel. The MXS platform code
  121. * maintains an array of these structures to represent every DMA channel in the
  122. * system (see mxs_dma_channels).
  123. */
  124. #define MXS_DMA_FLAGS_IDLE 0
  125. #define MXS_DMA_FLAGS_BUSY (1 << 0)
  126. #define MXS_DMA_FLAGS_FREE 0
  127. #define MXS_DMA_FLAGS_ALLOCATED (1 << 16)
  128. #define MXS_DMA_FLAGS_VALID (1 << 31)
  129. struct mxs_dma_chan {
  130. const char *name;
  131. unsigned long dev;
  132. struct mxs_dma_device *dma;
  133. unsigned int flags;
  134. unsigned int active_num;
  135. unsigned int pending_num;
  136. struct list_head active;
  137. struct list_head done;
  138. };
  139. struct mxs_dma_desc *mxs_dma_desc_alloc(void);
  140. void mxs_dma_desc_free(struct mxs_dma_desc *);
  141. int mxs_dma_desc_append(int channel, struct mxs_dma_desc *pdesc);
  142. int mxs_dma_go(int chan);
  143. void mxs_dma_init(void);
  144. int mxs_dma_init_channel(int chan);
  145. int mxs_dma_release(int chan);
  146. void mxs_dma_circ_start(int chan, struct mxs_dma_desc *pdesc);
  147. #endif /* __DMA_H__ */