mpc8548cds.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * Copyright 2004, 2007, 2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/fsl_serdes.h>
  32. #include <spd_sdram.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include "../common/cadmus.h"
  37. #include "../common/eeprom.h"
  38. #include "../common/via.h"
  39. DECLARE_GLOBAL_DATA_PTR;
  40. void local_bus_init(void);
  41. int checkboard (void)
  42. {
  43. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  44. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  45. /* PCI slot in USER bits CSR[6:7] by convention. */
  46. uint pci_slot = get_pci_slot ();
  47. uint cpu_board_rev = get_cpu_board_revision ();
  48. printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
  49. get_board_version (), pci_slot);
  50. printf ("CPU Board Revision %d.%d (0x%04x)\n",
  51. MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
  52. MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
  53. /*
  54. * Initialize local bus.
  55. */
  56. local_bus_init ();
  57. /*
  58. * Hack TSEC 3 and 4 IO voltages.
  59. */
  60. gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
  61. ecm->eedr = 0xffffffff; /* clear ecm errors */
  62. ecm->eeer = 0xffffffff; /* enable ecm errors */
  63. return 0;
  64. }
  65. /*
  66. * Initialize Local Bus
  67. */
  68. void
  69. local_bus_init(void)
  70. {
  71. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  72. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  73. uint clkdiv;
  74. uint lbc_hz;
  75. sys_info_t sysinfo;
  76. get_sys_info(&sysinfo);
  77. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  78. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  79. gur->lbiuiplldcr1 = 0x00078080;
  80. if (clkdiv == 16) {
  81. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  82. } else if (clkdiv == 8) {
  83. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  84. } else if (clkdiv == 4) {
  85. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  86. }
  87. lbc->lcrr |= 0x00030000;
  88. asm("sync;isync;msync");
  89. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  90. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  91. }
  92. /*
  93. * Initialize SDRAM memory on the Local Bus.
  94. */
  95. void
  96. sdram_init(void)
  97. {
  98. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  99. uint idx;
  100. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  101. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  102. uint cpu_board_rev;
  103. uint lsdmr_common;
  104. puts(" SDRAM: ");
  105. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  106. /*
  107. * Setup SDRAM Base and Option Registers
  108. */
  109. set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
  110. set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
  111. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  112. asm("msync");
  113. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  114. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  115. asm("msync");
  116. /*
  117. * MPC8548 uses "new" 15-16 style addressing.
  118. */
  119. cpu_board_rev = get_cpu_board_revision();
  120. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  121. lsdmr_common |= LSDMR_BSMA1516;
  122. /*
  123. * Issue PRECHARGE ALL command.
  124. */
  125. lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
  126. asm("sync;msync");
  127. *sdram_addr = 0xff;
  128. ppcDcbf((unsigned long) sdram_addr);
  129. udelay(100);
  130. /*
  131. * Issue 8 AUTO REFRESH commands.
  132. */
  133. for (idx = 0; idx < 8; idx++) {
  134. lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
  135. asm("sync;msync");
  136. *sdram_addr = 0xff;
  137. ppcDcbf((unsigned long) sdram_addr);
  138. udelay(100);
  139. }
  140. /*
  141. * Issue 8 MODE-set command.
  142. */
  143. lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
  144. asm("sync;msync");
  145. *sdram_addr = 0xff;
  146. ppcDcbf((unsigned long) sdram_addr);
  147. udelay(100);
  148. /*
  149. * Issue NORMAL OP command.
  150. */
  151. lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
  152. asm("sync;msync");
  153. *sdram_addr = 0xff;
  154. ppcDcbf((unsigned long) sdram_addr);
  155. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  156. #endif /* enable SDRAM init */
  157. }
  158. #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
  159. /* For some reason the Tundra PCI bridge shows up on itself as a
  160. * different device. Work around that by refusing to configure it.
  161. */
  162. void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
  163. static struct pci_config_table pci_mpc85xxcds_config_table[] = {
  164. {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
  165. {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
  166. {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
  167. mpc85xx_config_via_usbide, {0,0,0}},
  168. {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
  169. mpc85xx_config_via_usb, {0,0,0}},
  170. {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
  171. mpc85xx_config_via_usb2, {0,0,0}},
  172. {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
  173. mpc85xx_config_via_power, {0,0,0}},
  174. {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
  175. mpc85xx_config_via_ac97, {0,0,0}},
  176. {},
  177. };
  178. static struct pci_controller pci1_hose = {
  179. config_table: pci_mpc85xxcds_config_table};
  180. #endif /* CONFIG_PCI */
  181. #ifdef CONFIG_PCI2
  182. static struct pci_controller pci2_hose;
  183. #endif /* CONFIG_PCI2 */
  184. #ifdef CONFIG_PCIE1
  185. static struct pci_controller pcie1_hose;
  186. #endif /* CONFIG_PCIE1 */
  187. void pci_init_board(void)
  188. {
  189. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  190. struct fsl_pci_info pci_info[4];
  191. u32 devdisr, pordevsr, io_sel;
  192. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  193. int first_free_busno = 0;
  194. int num = 0;
  195. int pcie_ep, pcie_configured;
  196. devdisr = in_be32(&gur->devdisr);
  197. pordevsr = in_be32(&gur->pordevsr);
  198. porpllsr = in_be32(&gur->porpllsr);
  199. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  200. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  201. #ifdef CONFIG_PCI1
  202. pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
  203. pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
  204. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  205. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  206. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  207. SET_STD_PCI_INFO(pci_info[num], 1);
  208. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  209. printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  210. (pci_32) ? 32 : 64,
  211. (pci_speed == 33333000) ? "33" :
  212. (pci_speed == 66666000) ? "66" : "unknown",
  213. pci_clk_sel ? "sync" : "async",
  214. pci_agent ? "agent" : "host",
  215. pci_arb ? "arbiter" : "external-arbiter",
  216. pci_info[num].regs);
  217. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  218. &pci1_hose, first_free_busno);
  219. #ifdef CONFIG_PCIX_CHECK
  220. if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
  221. /* PCI-X init */
  222. if (CONFIG_SYS_CLK_FREQ < 66000000)
  223. printf("PCI-X will only work at 66 MHz\n");
  224. reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  225. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  226. pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
  227. }
  228. #endif
  229. } else {
  230. printf("PCI: disabled\n");
  231. }
  232. puts("\n");
  233. #else
  234. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  235. #endif
  236. #ifdef CONFIG_PCI2
  237. {
  238. uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
  239. uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
  240. if (pci_dual) {
  241. printf("PCI2: 32 bit, 66 MHz, %s\n",
  242. pci2_clk_sel ? "sync" : "async");
  243. } else {
  244. printf("PCI2: disabled\n");
  245. }
  246. }
  247. #else
  248. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
  249. #endif /* CONFIG_PCI2 */
  250. #ifdef CONFIG_PCIE1
  251. pcie_configured = is_serdes_configured(PCIE1);
  252. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  253. SET_STD_PCIE_INFO(pci_info[num], 1);
  254. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  255. printf("PCIE1: connected to Slot as %s (base addr %lx)\n",
  256. pcie_ep ? "Endpoint" : "Root Complex",
  257. pci_info[num].regs);
  258. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  259. &pcie1_hose, first_free_busno);
  260. } else {
  261. printf("PCIE1: disabled\n");
  262. }
  263. puts("\n");
  264. #else
  265. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  266. #endif
  267. }
  268. int last_stage_init(void)
  269. {
  270. unsigned short temp;
  271. /* Change the resistors for the PHY */
  272. /* This is needed to get the RGMII working for the 1.3+
  273. * CDS cards */
  274. if (get_board_version() == 0x13) {
  275. miiphy_write(CONFIG_TSEC1_NAME,
  276. TSEC1_PHY_ADDR, 29, 18);
  277. miiphy_read(CONFIG_TSEC1_NAME,
  278. TSEC1_PHY_ADDR, 30, &temp);
  279. temp = (temp & 0xf03f);
  280. temp |= 2 << 9; /* 36 ohm */
  281. temp |= 2 << 6; /* 39 ohm */
  282. miiphy_write(CONFIG_TSEC1_NAME,
  283. TSEC1_PHY_ADDR, 30, temp);
  284. miiphy_write(CONFIG_TSEC1_NAME,
  285. TSEC1_PHY_ADDR, 29, 3);
  286. miiphy_write(CONFIG_TSEC1_NAME,
  287. TSEC1_PHY_ADDR, 30, 0x8000);
  288. }
  289. return 0;
  290. }
  291. #if defined(CONFIG_OF_BOARD_SETUP)
  292. void ft_pci_setup(void *blob, bd_t *bd)
  293. {
  294. FT_FSL_PCI_SETUP;
  295. }
  296. #endif