mpc8544ds.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Copyright 2007,2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/immap_85xx.h>
  28. #include <asm/fsl_pci.h>
  29. #include <asm/fsl_ddr_sdram.h>
  30. #include <asm/fsl_serdes.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <netdev.h>
  37. #include "../common/sgmii_riser.h"
  38. int checkboard (void)
  39. {
  40. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  41. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  42. volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  43. u8 vboot;
  44. u8 *pixis_base = (u8 *)PIXIS_BASE;
  45. if ((uint)&gur->porpllsr != 0xe00e0000) {
  46. printf("immap size error %lx\n",(ulong)&gur->porpllsr);
  47. }
  48. printf ("Board: MPC8544DS, Sys ID: 0x%02x, "
  49. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  50. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  51. in_8(pixis_base + PIXIS_PVER));
  52. vboot = in_8(pixis_base + PIXIS_VBOOT);
  53. if (vboot & PIXIS_VBOOT_FMAP)
  54. printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
  55. else
  56. puts ("Promjet\n");
  57. lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
  58. lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
  59. ecm->eedr = 0xffffffff; /* Clear ecm errors */
  60. ecm->eeer = 0xffffffff; /* Enable ecm errors */
  61. return 0;
  62. }
  63. #ifdef CONFIG_PCI1
  64. static struct pci_controller pci1_hose;
  65. #endif
  66. #ifdef CONFIG_PCIE1
  67. static struct pci_controller pcie1_hose;
  68. #endif
  69. #ifdef CONFIG_PCIE2
  70. static struct pci_controller pcie2_hose;
  71. #endif
  72. #ifdef CONFIG_PCIE3
  73. static struct pci_controller pcie3_hose;
  74. #endif
  75. void pci_init_board(void)
  76. {
  77. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  78. struct fsl_pci_info pci_info[4];
  79. u32 devdisr, pordevsr, io_sel;
  80. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  81. int first_free_busno = 0;
  82. int num = 0;
  83. int pcie_ep, pcie_configured;
  84. devdisr = in_be32(&gur->devdisr);
  85. pordevsr = in_be32(&gur->pordevsr);
  86. porpllsr = in_be32(&gur->porpllsr);
  87. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  88. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  89. puts("\n");
  90. #ifdef CONFIG_PCIE3
  91. pcie_configured = is_serdes_configured(PCIE3);
  92. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  93. SET_STD_PCIE_INFO(pci_info[num], 3);
  94. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  95. #ifdef CONFIG_SYS_PCIE3_MEM_BUS2
  96. /* outbound memory */
  97. pci_set_region(&pcie3_hose.regions[0],
  98. CONFIG_SYS_PCIE3_MEM_BUS2,
  99. CONFIG_SYS_PCIE3_MEM_PHYS2,
  100. CONFIG_SYS_PCIE3_MEM_SIZE2,
  101. PCI_REGION_MEM);
  102. pcie3_hose.region_count = 1;
  103. #endif
  104. printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
  105. pcie_ep ? "Endpoint" : "Root Complex",
  106. pci_info[num].regs);
  107. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  108. &pcie3_hose, first_free_busno);
  109. /*
  110. * Activate ULI1575 legacy chip by performing a fake
  111. * memory access. Needed to make ULI RTC work.
  112. */
  113. in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS);
  114. } else {
  115. printf("PCIE3: disabled\n");
  116. }
  117. puts("\n");
  118. #else
  119. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  120. #endif
  121. #ifdef CONFIG_PCIE1
  122. pcie_configured = is_serdes_configured(PCIE1);
  123. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  124. SET_STD_PCIE_INFO(pci_info[num], 1);
  125. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  126. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  127. /* outbound memory */
  128. pci_set_region(&pcie1_hose.regions[0],
  129. CONFIG_SYS_PCIE1_MEM_BUS2,
  130. CONFIG_SYS_PCIE1_MEM_PHYS2,
  131. CONFIG_SYS_PCIE1_MEM_SIZE2,
  132. PCI_REGION_MEM);
  133. pcie1_hose.region_count = 1;
  134. #endif
  135. printf("PCIE1: connected to Slot 2 as %s (base addr %lx)\n",
  136. pcie_ep ? "Endpoint" : "Root Complex",
  137. pci_info[num].regs);
  138. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  139. &pcie1_hose, first_free_busno);
  140. } else {
  141. printf("PCIE1: disabled\n");
  142. }
  143. puts("\n");
  144. #else
  145. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  146. #endif
  147. #ifdef CONFIG_PCIE2
  148. pcie_configured = is_serdes_configured(PCIE2);
  149. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  150. SET_STD_PCIE_INFO(pci_info[num], 2);
  151. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  152. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  153. /* outbound memory */
  154. pci_set_region(&pcie2_hose.regions[0],
  155. CONFIG_SYS_PCIE2_MEM_BUS2,
  156. CONFIG_SYS_PCIE2_MEM_PHYS2,
  157. CONFIG_SYS_PCIE2_MEM_SIZE2,
  158. PCI_REGION_MEM);
  159. pcie2_hose.region_count = 1;
  160. #endif
  161. printf("PCIE2: connected to Slot 1 as %s (base addr %lx)\n",
  162. pcie_ep ? "Endpoint" : "Root Complex",
  163. pci_info[num].regs);
  164. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  165. &pcie2_hose, first_free_busno);
  166. } else {
  167. printf("PCIE2: disabled\n");
  168. }
  169. puts("\n");
  170. #else
  171. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  172. #endif
  173. #ifdef CONFIG_PCI1
  174. pci_speed = 66666000;
  175. pci_32 = 1;
  176. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  177. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  178. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  179. SET_STD_PCI_INFO(pci_info[num], 1);
  180. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  181. printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  182. (pci_32) ? 32 : 64,
  183. (pci_speed == 33333000) ? "33" :
  184. (pci_speed == 66666000) ? "66" : "unknown",
  185. pci_clk_sel ? "sync" : "async",
  186. pci_agent ? "agent" : "host",
  187. pci_arb ? "arbiter" : "external-arbiter",
  188. pci_info[num].regs);
  189. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  190. &pci1_hose, first_free_busno);
  191. } else {
  192. printf("PCI: disabled\n");
  193. }
  194. puts("\n");
  195. #else
  196. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  197. #endif
  198. }
  199. int last_stage_init(void)
  200. {
  201. return 0;
  202. }
  203. unsigned long
  204. get_board_sys_clk(ulong dummy)
  205. {
  206. u8 i, go_bit, rd_clks;
  207. ulong val = 0;
  208. u8 *pixis_base = (u8 *)PIXIS_BASE;
  209. go_bit = in_8(pixis_base + PIXIS_VCTL);
  210. go_bit &= 0x01;
  211. rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
  212. rd_clks &= 0x1C;
  213. /*
  214. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  215. * should we be using the AUX register. Remember, we also set the
  216. * GO bit to boot from the alternate bank on the on-board flash
  217. */
  218. if (go_bit) {
  219. if (rd_clks == 0x1c)
  220. i = in_8(pixis_base + PIXIS_AUX);
  221. else
  222. i = in_8(pixis_base + PIXIS_SPD);
  223. } else {
  224. i = in_8(pixis_base + PIXIS_SPD);
  225. }
  226. i &= 0x07;
  227. switch (i) {
  228. case 0:
  229. val = 33333333;
  230. break;
  231. case 1:
  232. val = 40000000;
  233. break;
  234. case 2:
  235. val = 50000000;
  236. break;
  237. case 3:
  238. val = 66666666;
  239. break;
  240. case 4:
  241. val = 83000000;
  242. break;
  243. case 5:
  244. val = 100000000;
  245. break;
  246. case 6:
  247. val = 133333333;
  248. break;
  249. case 7:
  250. val = 166666666;
  251. break;
  252. }
  253. return val;
  254. }
  255. int board_eth_init(bd_t *bis)
  256. {
  257. #ifdef CONFIG_TSEC_ENET
  258. struct tsec_info_struct tsec_info[2];
  259. int num = 0;
  260. #ifdef CONFIG_TSEC1
  261. SET_STD_TSEC_INFO(tsec_info[num], 1);
  262. if (is_serdes_configured(SGMII_TSEC1)) {
  263. puts("eTSEC1 is in sgmii mode.\n");
  264. tsec_info[num].flags |= TSEC_SGMII;
  265. }
  266. num++;
  267. #endif
  268. #ifdef CONFIG_TSEC3
  269. SET_STD_TSEC_INFO(tsec_info[num], 3);
  270. if (is_serdes_configured(SGMII_TSEC3)) {
  271. puts("eTSEC3 is in sgmii mode.\n");
  272. tsec_info[num].flags |= TSEC_SGMII;
  273. }
  274. num++;
  275. #endif
  276. if (!num) {
  277. printf("No TSECs initialized\n");
  278. return 0;
  279. }
  280. if (is_serdes_configured(SGMII_TSEC1) ||
  281. is_serdes_configured(SGMII_TSEC3)) {
  282. fsl_sgmii_riser_init(tsec_info, num);
  283. }
  284. tsec_eth_init(bis, tsec_info, num);
  285. #endif
  286. return pci_eth_init(bis);
  287. }
  288. #if defined(CONFIG_OF_BOARD_SETUP)
  289. void ft_board_setup(void *blob, bd_t *bd)
  290. {
  291. ft_cpu_setup(blob, bd);
  292. FT_FSL_PCI_SETUP;
  293. #ifdef CONFIG_FSL_SGMII_RISER
  294. fsl_sgmii_riser_fdt_fixup(blob);
  295. #endif
  296. }
  297. #endif