at91sam9263ek.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian@popies.net>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * Configuation settings for the AT91SAM9263EK board.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. /*
  13. * SoC must be defined first, before hardware.h is included.
  14. * In this case SoC is defined in boards.cfg.
  15. */
  16. #include <asm/hardware.h>
  17. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  18. #define CONFIG_SYS_TEXT_BASE 0x21F00000
  19. #else
  20. #define CONFIG_SYS_TEXT_BASE 0x0000000
  21. #endif
  22. /* ARM asynchronous clock */
  23. #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
  24. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
  25. #define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
  26. #define CONFIG_ARCH_CPU_INIT
  27. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  28. #define CONFIG_SETUP_MEMORY_TAGS 1
  29. #define CONFIG_INITRD_TAG 1
  30. #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
  31. #define CONFIG_SKIP_LOWLEVEL_INIT
  32. #else
  33. #define CONFIG_SYS_USE_NORFLASH
  34. #endif
  35. /*
  36. * Hardware drivers
  37. */
  38. #define CONFIG_ATMEL_LEGACY
  39. /* LCD */
  40. #define LCD_BPP LCD_COLOR8
  41. #define CONFIG_LCD_LOGO 1
  42. #undef LCD_TEST_PATTERN
  43. #define CONFIG_LCD_INFO 1
  44. #define CONFIG_LCD_INFO_BELOW_LOGO 1
  45. #define CONFIG_ATMEL_LCD 1
  46. #define CONFIG_ATMEL_LCD_BGR555 1
  47. /*
  48. * BOOTP options
  49. */
  50. #define CONFIG_BOOTP_BOOTFILESIZE 1
  51. #define CONFIG_BOOTP_BOOTPATH 1
  52. #define CONFIG_BOOTP_GATEWAY 1
  53. #define CONFIG_BOOTP_HOSTNAME 1
  54. /* SDRAM */
  55. #define CONFIG_NR_DRAM_BANKS 1
  56. #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
  57. #define CONFIG_SYS_SDRAM_SIZE 0x04000000
  58. #define CONFIG_SYS_INIT_SP_ADDR \
  59. (ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
  60. /* NOR flash, if populated */
  61. #ifdef CONFIG_SYS_USE_NORFLASH
  62. #define CONFIG_SYS_FLASH_CFI 1
  63. #define CONFIG_FLASH_CFI_DRIVER 1
  64. #define PHYS_FLASH_1 0x10000000
  65. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  66. #define CONFIG_SYS_MAX_FLASH_SECT 256
  67. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  68. #define CONFIG_SYS_MONITOR_SEC 1:0-3
  69. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  70. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  71. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
  72. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
  73. /* Address and size of Primary Environment Sector */
  74. #define CONFIG_ENV_SIZE 0x10000
  75. #define CONFIG_EXTRA_ENV_SETTINGS \
  76. "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
  77. "update=" \
  78. "protect off ${monitor_base} +${filesize};" \
  79. "erase ${monitor_base} +${filesize};" \
  80. "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
  81. "protect on ${monitor_base} +${filesize}\0"
  82. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  83. #define MASTER_PLL_MUL 171
  84. #define MASTER_PLL_DIV 14
  85. #define MASTER_PLL_OUT 3
  86. /* clocks */
  87. #define CONFIG_SYS_MOR_VAL \
  88. (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
  89. #define CONFIG_SYS_PLLAR_VAL \
  90. (AT91_PMC_PLLAR_29 | \
  91. AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
  92. AT91_PMC_PLLXR_PLLCOUNT(63) | \
  93. AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
  94. AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
  95. /* PCK/2 = MCK Master Clock from PLLA */
  96. #define CONFIG_SYS_MCKR1_VAL \
  97. (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
  98. AT91_PMC_MCKR_MDIV_2)
  99. /* PCK/2 = MCK Master Clock from PLLA */
  100. #define CONFIG_SYS_MCKR2_VAL \
  101. (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
  102. AT91_PMC_MCKR_MDIV_2)
  103. /* define PDC[31:16] as DATA[31:16] */
  104. #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
  105. /* no pull-up for D[31:16] */
  106. #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
  107. /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
  108. #define CONFIG_SYS_MATRIX_EBICSA_VAL \
  109. (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
  110. AT91_MATRIX_CSA_EBI_CS1A)
  111. /* SDRAM */
  112. /* SDRAMC_MR Mode register */
  113. #define CONFIG_SYS_SDRC_MR_VAL1 0
  114. /* SDRAMC_TR - Refresh Timer register */
  115. #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
  116. /* SDRAMC_CR - Configuration register*/
  117. #define CONFIG_SYS_SDRC_CR_VAL \
  118. (AT91_SDRAMC_NC_9 | \
  119. AT91_SDRAMC_NR_13 | \
  120. AT91_SDRAMC_NB_4 | \
  121. AT91_SDRAMC_CAS_3 | \
  122. AT91_SDRAMC_DBW_32 | \
  123. (1 << 8) | /* Write Recovery Delay */ \
  124. (7 << 12) | /* Row Cycle Delay */ \
  125. (2 << 16) | /* Row Precharge Delay */ \
  126. (2 << 20) | /* Row to Column Delay */ \
  127. (5 << 24) | /* Active to Precharge Delay */ \
  128. (1 << 28)) /* Exit Self Refresh to Active Delay */
  129. /* Memory Device Register -> SDRAM */
  130. #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
  131. #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
  132. #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
  133. #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
  134. #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
  135. #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
  136. #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
  137. #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
  138. #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
  139. #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
  140. #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
  141. #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
  142. #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
  143. #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
  144. #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
  145. #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
  146. #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
  147. #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
  148. /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
  149. #define CONFIG_SYS_SMC0_SETUP0_VAL \
  150. (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
  151. AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
  152. #define CONFIG_SYS_SMC0_PULSE0_VAL \
  153. (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
  154. AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
  155. #define CONFIG_SYS_SMC0_CYCLE0_VAL \
  156. (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
  157. #define CONFIG_SYS_SMC0_MODE0_VAL \
  158. (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
  159. AT91_SMC_MODE_DBW_16 | \
  160. AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
  161. /* user reset enable */
  162. #define CONFIG_SYS_RSTC_RMR_VAL \
  163. (AT91_RSTC_KEY | \
  164. AT91_RSTC_MR_URSTEN | \
  165. AT91_RSTC_MR_ERSTL(15))
  166. /* Disable Watchdog */
  167. #define CONFIG_SYS_WDTC_WDMR_VAL \
  168. (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
  169. AT91_WDT_MR_WDV(0xfff) | \
  170. AT91_WDT_MR_WDDIS | \
  171. AT91_WDT_MR_WDD(0xfff))
  172. #endif
  173. #endif
  174. /* NAND flash */
  175. #ifdef CONFIG_CMD_NAND
  176. #define CONFIG_NAND_ATMEL
  177. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  178. #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
  179. #define CONFIG_SYS_NAND_DBW_8 1
  180. /* our ALE is AD21 */
  181. #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
  182. /* our CLE is AD22 */
  183. #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
  184. #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
  185. #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
  186. #endif
  187. /* Ethernet */
  188. #define CONFIG_RESET_PHY_R 1
  189. #define CONFIG_AT91_WANTS_COMMON_PHY
  190. /* USB */
  191. #define CONFIG_USB_ATMEL
  192. #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
  193. #define CONFIG_USB_OHCI_NEW 1
  194. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  195. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
  196. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
  197. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
  198. #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
  199. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  200. #define CONFIG_SYS_MEMTEST_END 0x23e00000
  201. #ifdef CONFIG_SYS_USE_DATAFLASH
  202. /* bootstrap + u-boot + env + linux in dataflash on CS0 */
  203. #define CONFIG_ENV_OFFSET 0x4200
  204. #define CONFIG_ENV_SIZE 0x4200
  205. #define CONFIG_ENV_SECT_SIZE 0x210
  206. #define CONFIG_ENV_SPI_MAX_HZ 15000000
  207. #define CONFIG_BOOTCOMMAND "sf probe 0; " \
  208. "sf read 0x22000000 0x84000 0x294000; " \
  209. "bootm 0x22000000"
  210. #elif CONFIG_SYS_USE_NANDFLASH
  211. /* bootstrap + u-boot + env + linux in nandflash */
  212. #define CONFIG_ENV_OFFSET 0x120000
  213. #define CONFIG_ENV_OFFSET_REDUND 0x100000
  214. #define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
  215. #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
  216. #endif
  217. #define CONFIG_SYS_MAXARGS 16
  218. #define CONFIG_SYS_LONGHELP 1
  219. #define CONFIG_CMDLINE_EDITING 1
  220. #define CONFIG_AUTO_COMPLETE
  221. /*
  222. * Size of malloc() pool
  223. */
  224. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
  225. #endif