clocks.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/omap_common.h>
  34. #include <asm/arch/clocks.h>
  35. #include <asm/arch/sys_proto.h>
  36. #include <asm/utils.h>
  37. #ifndef CONFIG_SPL_BUILD
  38. /*
  39. * printing to console doesn't work unless
  40. * this code is executed from SPL
  41. */
  42. #define printf(fmt, args...)
  43. #define puts(s)
  44. #endif
  45. #define abs(x) (((x) < 0) ? ((x)*-1) : (x))
  46. struct omap4_prcm_regs *const prcm = (struct omap4_prcm_regs *)0x4A004100;
  47. static const u32 sys_clk_array[8] = {
  48. 12000000, /* 12 MHz */
  49. 13000000, /* 13 MHz */
  50. 16800000, /* 16.8 MHz */
  51. 19200000, /* 19.2 MHz */
  52. 26000000, /* 26 MHz */
  53. 27000000, /* 27 MHz */
  54. 38400000, /* 38.4 MHz */
  55. };
  56. /*
  57. * The M & N values in the following tables are created using the
  58. * following tool:
  59. * tools/omap/clocks_get_m_n.c
  60. * Please use this tool for creating the table for any new frequency.
  61. */
  62. /* dpll locked at 1584 MHz - MPU clk at 792 MHz(OPP Turbo) */
  63. static const struct dpll_params mpu_dpll_params_1584mhz[NUM_SYS_CLKS] = {
  64. {66, 0, 1, -1, -1, -1, -1, -1}, /* 12 MHz */
  65. {792, 12, 1, -1, -1, -1, -1, -1}, /* 13 MHz */
  66. {330, 6, 1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  67. {165, 3, 1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  68. {396, 12, 1, -1, -1, -1, -1, -1}, /* 26 MHz */
  69. {88, 2, 1, -1, -1, -1, -1, -1}, /* 27 MHz */
  70. {165, 7, 1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  71. };
  72. /* dpll locked at 1200 MHz - MPU clk at 600 MHz */
  73. static const struct dpll_params mpu_dpll_params_1200mhz[NUM_SYS_CLKS] = {
  74. {50, 0, 1, -1, -1, -1, -1, -1}, /* 12 MHz */
  75. {600, 12, 1, -1, -1, -1, -1, -1}, /* 13 MHz */
  76. {250, 6, 1, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  77. {125, 3, 1, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  78. {300, 12, 1, -1, -1, -1, -1, -1}, /* 26 MHz */
  79. {200, 8, 1, -1, -1, -1, -1, -1}, /* 27 MHz */
  80. {125, 7, 1, -1, -1, -1, -1, -1} /* 38.4 MHz */
  81. };
  82. static const struct dpll_params core_dpll_params_1600mhz[NUM_SYS_CLKS] = {
  83. {200, 2, 1, 5, 8, 4, 6, 5}, /* 12 MHz */
  84. {800, 12, 1, 5, 8, 4, 6, 5}, /* 13 MHz */
  85. {619, 12, 1, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  86. {125, 2, 1, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  87. {400, 12, 1, 5, 8, 4, 6, 5}, /* 26 MHz */
  88. {800, 26, 1, 5, 8, 4, 6, 5}, /* 27 MHz */
  89. {125, 5, 1, 5, 8, 4, 6, 5} /* 38.4 MHz */
  90. };
  91. static const struct dpll_params core_dpll_params_es1_1524mhz[NUM_SYS_CLKS] = {
  92. {127, 1, 1, 5, 8, 4, 6, 5}, /* 12 MHz */
  93. {762, 12, 1, 5, 8, 4, 6, 5}, /* 13 MHz */
  94. {635, 13, 1, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  95. {635, 15, 1, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  96. {381, 12, 1, 5, 8, 4, 6, 5}, /* 26 MHz */
  97. {254, 8, 1, 5, 8, 4, 6, 5}, /* 27 MHz */
  98. {496, 24, 1, 5, 8, 4, 6, 5} /* 38.4 MHz */
  99. };
  100. static const struct dpll_params
  101. core_dpll_params_es2_1600mhz_ddr200mhz[NUM_SYS_CLKS] = {
  102. {200, 2, 2, 5, 8, 4, 6, 5}, /* 12 MHz */
  103. {800, 12, 2, 5, 8, 4, 6, 5}, /* 13 MHz */
  104. {619, 12, 2, 5, 8, 4, 6, 5}, /* 16.8 MHz */
  105. {125, 2, 2, 5, 8, 4, 6, 5}, /* 19.2 MHz */
  106. {400, 12, 2, 5, 8, 4, 6, 5}, /* 26 MHz */
  107. {800, 26, 2, 5, 8, 4, 6, 5}, /* 27 MHz */
  108. {125, 5, 2, 5, 8, 4, 6, 5} /* 38.4 MHz */
  109. };
  110. static const struct dpll_params per_dpll_params_1536mhz[NUM_SYS_CLKS] = {
  111. {64, 0, 8, 6, 12, 9, 4, 5}, /* 12 MHz */
  112. {768, 12, 8, 6, 12, 9, 4, 5}, /* 13 MHz */
  113. {320, 6, 8, 6, 12, 9, 4, 5}, /* 16.8 MHz */
  114. {40, 0, 8, 6, 12, 9, 4, 5}, /* 19.2 MHz */
  115. {384, 12, 8, 6, 12, 9, 4, 5}, /* 26 MHz */
  116. {256, 8, 8, 6, 12, 9, 4, 5}, /* 27 MHz */
  117. {20, 0, 8, 6, 12, 9, 4, 5} /* 38.4 MHz */
  118. };
  119. static const struct dpll_params iva_dpll_params_1862mhz[NUM_SYS_CLKS] = {
  120. {931, 11, -1, -1, 4, 7, -1, -1}, /* 12 MHz */
  121. {931, 12, -1, -1, 4, 7, -1, -1}, /* 13 MHz */
  122. {665, 11, -1, -1, 4, 7, -1, -1}, /* 16.8 MHz */
  123. {727, 14, -1, -1, 4, 7, -1, -1}, /* 19.2 MHz */
  124. {931, 25, -1, -1, 4, 7, -1, -1}, /* 26 MHz */
  125. {931, 26, -1, -1, 4, 7, -1, -1}, /* 27 MHz */
  126. {412, 16, -1, -1, 4, 7, -1, -1} /* 38.4 MHz */
  127. };
  128. /* ABE M & N values with sys_clk as source */
  129. static const struct dpll_params
  130. abe_dpll_params_sysclk_196608khz[NUM_SYS_CLKS] = {
  131. {49, 5, 1, 1, -1, -1, -1, -1}, /* 12 MHz */
  132. {68, 8, 1, 1, -1, -1, -1, -1}, /* 13 MHz */
  133. {35, 5, 1, 1, -1, -1, -1, -1}, /* 16.8 MHz */
  134. {46, 8, 1, 1, -1, -1, -1, -1}, /* 19.2 MHz */
  135. {34, 8, 1, 1, -1, -1, -1, -1}, /* 26 MHz */
  136. {29, 7, 1, 1, -1, -1, -1, -1}, /* 27 MHz */
  137. {64, 24, 1, 1, -1, -1, -1, -1} /* 38.4 MHz */
  138. };
  139. /* ABE M & N values with 32K clock as source */
  140. static const struct dpll_params abe_dpll_params_32k_196608khz = {
  141. 750, 0, 1, 1, -1, -1, -1, -1
  142. };
  143. static const struct dpll_params usb_dpll_params_1920mhz[NUM_SYS_CLKS] = {
  144. {80, 0, 2, -1, -1, -1, -1, -1}, /* 12 MHz */
  145. {960, 12, 2, -1, -1, -1, -1, -1}, /* 13 MHz */
  146. {400, 6, 2, -1, -1, -1, -1, -1}, /* 16.8 MHz */
  147. {50, 0, 2, -1, -1, -1, -1, -1}, /* 19.2 MHz */
  148. {480, 12, 2, -1, -1, -1, -1, -1}, /* 26 MHz */
  149. {320, 8, 2, -1, -1, -1, -1, -1}, /* 27 MHz */
  150. {25, 0, 2, -1, -1, -1, -1, -1} /* 38.4 MHz */
  151. };
  152. static inline u32 __get_sys_clk_index(void)
  153. {
  154. u32 ind;
  155. /*
  156. * For ES1 the ROM code calibration of sys clock is not reliable
  157. * due to hw issue. So, use hard-coded value. If this value is not
  158. * correct for any board over-ride this function in board file
  159. * From ES2.0 onwards you will get this information from
  160. * CM_SYS_CLKSEL
  161. */
  162. if (omap_revision() == OMAP4430_ES1_0)
  163. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  164. else {
  165. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  166. ind = (readl(&prcm->cm_sys_clksel) &
  167. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  168. }
  169. return ind;
  170. }
  171. u32 get_sys_clk_index(void)
  172. __attribute__ ((weak, alias("__get_sys_clk_index")));
  173. u32 get_sys_clk_freq(void)
  174. {
  175. u8 index = get_sys_clk_index();
  176. return sys_clk_array[index];
  177. }
  178. static inline void do_bypass_dpll(u32 *const base)
  179. {
  180. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  181. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  182. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  183. DPLL_EN_FAST_RELOCK_BYPASS <<
  184. CM_CLKMODE_DPLL_EN_SHIFT);
  185. }
  186. static inline void wait_for_bypass(u32 *const base)
  187. {
  188. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  189. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  190. LDELAY)) {
  191. printf("Bypassing DPLL failed %p\n", base);
  192. }
  193. }
  194. static inline void do_lock_dpll(u32 *const base)
  195. {
  196. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  197. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  198. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  199. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  200. }
  201. static inline void wait_for_lock(u32 *const base)
  202. {
  203. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  204. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  205. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  206. printf("DPLL locking failed for %p\n", base);
  207. hang();
  208. }
  209. }
  210. static void do_setup_dpll(u32 *const base, const struct dpll_params *params,
  211. u8 lock)
  212. {
  213. u32 temp;
  214. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  215. bypass_dpll(base);
  216. /* Set M & N */
  217. temp = readl(&dpll_regs->cm_clksel_dpll);
  218. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  219. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  220. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  221. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  222. writel(temp, &dpll_regs->cm_clksel_dpll);
  223. /* Lock */
  224. if (lock)
  225. do_lock_dpll(base);
  226. /* Setup post-dividers */
  227. if (params->m2 >= 0)
  228. writel(params->m2, &dpll_regs->cm_div_m2_dpll);
  229. if (params->m3 >= 0)
  230. writel(params->m3, &dpll_regs->cm_div_m3_dpll);
  231. if (params->m4 >= 0)
  232. writel(params->m4, &dpll_regs->cm_div_m4_dpll);
  233. if (params->m5 >= 0)
  234. writel(params->m5, &dpll_regs->cm_div_m5_dpll);
  235. if (params->m6 >= 0)
  236. writel(params->m6, &dpll_regs->cm_div_m6_dpll);
  237. if (params->m7 >= 0)
  238. writel(params->m7, &dpll_regs->cm_div_m7_dpll);
  239. /* Wait till the DPLL locks */
  240. if (lock)
  241. wait_for_lock(base);
  242. }
  243. const struct dpll_params *get_core_dpll_params(void)
  244. {
  245. u32 sysclk_ind = get_sys_clk_index();
  246. switch (omap_revision()) {
  247. case OMAP4430_ES1_0:
  248. return &core_dpll_params_es1_1524mhz[sysclk_ind];
  249. case OMAP4430_ES2_0:
  250. case OMAP4430_SILICON_ID_INVALID:
  251. /* safest */
  252. return &core_dpll_params_es2_1600mhz_ddr200mhz[sysclk_ind];
  253. default:
  254. return &core_dpll_params_1600mhz[sysclk_ind];
  255. }
  256. }
  257. u32 omap4_ddr_clk(void)
  258. {
  259. u32 ddr_clk, sys_clk_khz;
  260. const struct dpll_params *core_dpll_params;
  261. sys_clk_khz = get_sys_clk_freq() / 1000;
  262. core_dpll_params = get_core_dpll_params();
  263. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  264. /* Find Core DPLL locked frequency first */
  265. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  266. (core_dpll_params->n + 1);
  267. /*
  268. * DDR frequency is PHY_ROOT_CLK/2
  269. * PHY_ROOT_CLK = Fdpll/2/M2
  270. */
  271. ddr_clk = ddr_clk / 4 / core_dpll_params->m2;
  272. ddr_clk *= 1000; /* convert to Hz */
  273. debug("ddr_clk %d\n ", ddr_clk);
  274. return ddr_clk;
  275. }
  276. static void setup_dplls(void)
  277. {
  278. u32 sysclk_ind, temp;
  279. const struct dpll_params *params;
  280. debug("setup_dplls\n");
  281. sysclk_ind = get_sys_clk_index();
  282. /* CORE dpll */
  283. params = get_core_dpll_params(); /* default - safest */
  284. /*
  285. * Do not lock the core DPLL now. Just set it up.
  286. * Core DPLL will be locked after setting up EMIF
  287. * using the FREQ_UPDATE method(freq_update_core())
  288. */
  289. do_setup_dpll(&prcm->cm_clkmode_dpll_core, params, DPLL_NO_LOCK);
  290. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  291. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  292. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  293. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  294. writel(temp, &prcm->cm_clksel_core);
  295. debug("Core DPLL configured\n");
  296. /* lock PER dpll */
  297. do_setup_dpll(&prcm->cm_clkmode_dpll_per,
  298. &per_dpll_params_1536mhz[sysclk_ind], DPLL_LOCK);
  299. debug("PER DPLL locked\n");
  300. /* MPU dpll */
  301. if (omap_revision() == OMAP4430_ES1_0)
  302. params = &mpu_dpll_params_1200mhz[sysclk_ind];
  303. else
  304. params = &mpu_dpll_params_1584mhz[sysclk_ind];
  305. do_setup_dpll(&prcm->cm_clkmode_dpll_mpu, params, DPLL_LOCK);
  306. debug("MPU DPLL locked\n");
  307. }
  308. static void setup_non_essential_dplls(void)
  309. {
  310. u32 sys_clk_khz, abe_ref_clk;
  311. u32 sysclk_ind, sd_div, num, den;
  312. const struct dpll_params *params;
  313. sysclk_ind = get_sys_clk_index();
  314. sys_clk_khz = get_sys_clk_freq() / 1000;
  315. /* IVA */
  316. clrsetbits_le32(&prcm->cm_bypclk_dpll_iva,
  317. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  318. do_setup_dpll(&prcm->cm_clkmode_dpll_iva,
  319. &iva_dpll_params_1862mhz[sysclk_ind], DPLL_LOCK);
  320. /*
  321. * USB:
  322. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  323. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  324. * - where CLKINP is sys_clk in MHz
  325. * Use CLKINP in KHz and adjust the denominator accordingly so
  326. * that we have enough accuracy and at the same time no overflow
  327. */
  328. params = &usb_dpll_params_1920mhz[sysclk_ind];
  329. num = params->m * sys_clk_khz;
  330. den = (params->n + 1) * 250 * 1000;
  331. num += den - 1;
  332. sd_div = num / den;
  333. clrsetbits_le32(&prcm->cm_clksel_dpll_usb,
  334. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  335. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  336. /* Now setup the dpll with the regular function */
  337. do_setup_dpll(&prcm->cm_clkmode_dpll_usb, params, DPLL_LOCK);
  338. #ifdef CONFIG_SYS_OMAP4_ABE_SYSCK
  339. params = &abe_dpll_params_sysclk_196608khz[sysclk_ind];
  340. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  341. #else
  342. params = &abe_dpll_params_32k_196608khz;
  343. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  344. /*
  345. * We need to enable some additional options to achieve
  346. * 196.608MHz from 32768 Hz
  347. */
  348. setbits_le32(&prcm->cm_clkmode_dpll_abe,
  349. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  350. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  351. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  352. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  353. /* Spend 4 REFCLK cycles at each stage */
  354. clrsetbits_le32(&prcm->cm_clkmode_dpll_abe,
  355. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  356. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  357. #endif
  358. /* Select the right reference clk */
  359. clrsetbits_le32(&prcm->cm_abe_pll_ref_clksel,
  360. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  361. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  362. /* Lock the dpll */
  363. do_setup_dpll(&prcm->cm_clkmode_dpll_abe, params, DPLL_LOCK);
  364. }
  365. static void do_scale_vcore(u32 vcore_reg, u32 volt_mv)
  366. {
  367. u32 temp, offset_code;
  368. u32 step = 12660; /* 12.66 mV represented in uV */
  369. u32 offset = volt_mv;
  370. /* convert to uV for better accuracy in the calculations */
  371. offset *= 1000;
  372. if (omap_revision() == OMAP4430_ES1_0)
  373. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV;
  374. else
  375. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV;
  376. offset_code = (offset + step - 1) / step;
  377. /* The code starts at 1 not 0 */
  378. offset_code++;
  379. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  380. offset_code);
  381. temp = SMPS_I2C_SLAVE_ADDR |
  382. (vcore_reg << PRM_VC_VAL_BYPASS_REGADDR_SHIFT) |
  383. (offset_code << PRM_VC_VAL_BYPASS_DATA_SHIFT) |
  384. PRM_VC_VAL_BYPASS_VALID_BIT;
  385. writel(temp, &prcm->prm_vc_val_bypass);
  386. if (!wait_on_value(PRM_VC_VAL_BYPASS_VALID_BIT, 0,
  387. &prcm->prm_vc_val_bypass, LDELAY)) {
  388. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  389. }
  390. }
  391. /*
  392. * Setup the voltages for vdd_mpu, vdd_core, and vdd_iva
  393. * We set the maximum voltages allowed here because Smart-Reflex is not
  394. * enabled in bootloader. Voltage initialization in the kernel will set
  395. * these to the nominal values after enabling Smart-Reflex
  396. */
  397. static void scale_vcores(void)
  398. {
  399. u32 volt, sys_clk_khz, cycles_hi, cycles_low, temp;
  400. sys_clk_khz = get_sys_clk_freq() / 1000;
  401. /*
  402. * Setup the dedicated I2C controller for Voltage Control
  403. * I2C clk - high period 40% low period 60%
  404. */
  405. cycles_hi = sys_clk_khz * 4 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  406. cycles_low = sys_clk_khz * 6 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  407. /* values to be set in register - less by 5 & 7 respectively */
  408. cycles_hi -= 5;
  409. cycles_low -= 7;
  410. temp = (cycles_hi << PRM_VC_CFG_I2C_CLK_SCLH_SHIFT) |
  411. (cycles_low << PRM_VC_CFG_I2C_CLK_SCLL_SHIFT);
  412. writel(temp, &prcm->prm_vc_cfg_i2c_clk);
  413. /* Disable high speed mode and all advanced features */
  414. writel(0x0, &prcm->prm_vc_cfg_i2c_mode);
  415. /*
  416. * VCORE 1 - 4430 : supplies vdd_mpu
  417. * Setting a high voltage for Nitro mode as smart reflex is not enabled.
  418. * We use the maximum possible value in the AVS range because the next
  419. * higher voltage in the discrete range (code >= 0b111010) is way too
  420. * high
  421. */
  422. volt = 1417;
  423. do_scale_vcore(SMPS_REG_ADDR_VCORE1, volt);
  424. /* VCORE 2 - supplies vdd_iva */
  425. volt = 1200;
  426. do_scale_vcore(SMPS_REG_ADDR_VCORE2, volt);
  427. /* VCORE 3 - supplies vdd_core */
  428. volt = 1200;
  429. do_scale_vcore(SMPS_REG_ADDR_VCORE3, volt);
  430. }
  431. static inline void enable_clock_domain(u32 *const clkctrl_reg, u32 enable_mode)
  432. {
  433. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  434. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  435. debug("Enable clock domain - 0x%08x\n", clkctrl_reg);
  436. }
  437. static inline void wait_for_clk_enable(u32 *clkctrl_addr)
  438. {
  439. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  440. u32 bound = LDELAY;
  441. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  442. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  443. clkctrl = readl(clkctrl_addr);
  444. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  445. MODULE_CLKCTRL_IDLEST_SHIFT;
  446. if (--bound == 0) {
  447. printf("Clock enable failed for 0x%p idlest 0x%x\n",
  448. clkctrl_addr, clkctrl);
  449. return;
  450. }
  451. }
  452. }
  453. static inline void enable_clock_module(u32 *const clkctrl_addr, u32 enable_mode,
  454. u32 wait_for_enable)
  455. {
  456. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  457. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  458. debug("Enable clock module - 0x%08x\n", clkctrl_addr);
  459. if (wait_for_enable)
  460. wait_for_clk_enable(clkctrl_addr);
  461. }
  462. /*
  463. * Enable essential clock domains, modules and
  464. * do some additional special settings needed
  465. */
  466. static void enable_basic_clocks(void)
  467. {
  468. u32 i, max = 100, wait_for_enable = 1;
  469. u32 *const clk_domains_essential[] = {
  470. &prcm->cm_l4per_clkstctrl,
  471. &prcm->cm_l3init_clkstctrl,
  472. &prcm->cm_memif_clkstctrl,
  473. &prcm->cm_l4cfg_clkstctrl,
  474. 0
  475. };
  476. u32 *const clk_modules_hw_auto_essential[] = {
  477. &prcm->cm_wkup_gpio1_clkctrl,
  478. &prcm->cm_l4per_gpio2_clkctrl,
  479. &prcm->cm_l4per_gpio3_clkctrl,
  480. &prcm->cm_l4per_gpio4_clkctrl,
  481. &prcm->cm_l4per_gpio5_clkctrl,
  482. &prcm->cm_l4per_gpio6_clkctrl,
  483. &prcm->cm_memif_emif_1_clkctrl,
  484. &prcm->cm_memif_emif_2_clkctrl,
  485. &prcm->cm_l3init_hsusbotg_clkctrl,
  486. &prcm->cm_l3init_usbphy_clkctrl,
  487. &prcm->cm_l4cfg_l4_cfg_clkctrl,
  488. 0
  489. };
  490. u32 *const clk_modules_explicit_en_essential[] = {
  491. &prcm->cm_l4per_gptimer2_clkctrl,
  492. &prcm->cm_l3init_hsmmc1_clkctrl,
  493. &prcm->cm_l3init_hsmmc2_clkctrl,
  494. &prcm->cm_l4per_mcspi1_clkctrl,
  495. &prcm->cm_wkup_gptimer1_clkctrl,
  496. &prcm->cm_l4per_i2c1_clkctrl,
  497. &prcm->cm_l4per_i2c2_clkctrl,
  498. &prcm->cm_l4per_i2c3_clkctrl,
  499. &prcm->cm_l4per_i2c4_clkctrl,
  500. &prcm->cm_wkup_wdtimer2_clkctrl,
  501. &prcm->cm_l4per_uart3_clkctrl,
  502. 0
  503. };
  504. /* Enable optional additional functional clock for GPIO4 */
  505. setbits_le32(&prcm->cm_l4per_gpio4_clkctrl,
  506. GPIO4_CLKCTRL_OPTFCLKEN_MASK);
  507. /* Enable 96 MHz clock for MMC1 & MMC2 */
  508. setbits_le32(&prcm->cm_l3init_hsmmc1_clkctrl,
  509. HSMMC_CLKCTRL_CLKSEL_MASK);
  510. setbits_le32(&prcm->cm_l3init_hsmmc2_clkctrl,
  511. HSMMC_CLKCTRL_CLKSEL_MASK);
  512. /* Select 32KHz clock as the source of GPTIMER1 */
  513. setbits_le32(&prcm->cm_wkup_gptimer1_clkctrl,
  514. GPTIMER1_CLKCTRL_CLKSEL_MASK);
  515. /* Enable optional 48M functional clock for USB PHY */
  516. setbits_le32(&prcm->cm_l3init_usbphy_clkctrl,
  517. USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK);
  518. /* Put the clock domains in SW_WKUP mode */
  519. for (i = 0; (i < max) && clk_domains_essential[i]; i++) {
  520. enable_clock_domain(clk_domains_essential[i],
  521. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  522. }
  523. /* Clock modules that need to be put in HW_AUTO */
  524. for (i = 0; (i < max) && clk_modules_hw_auto_essential[i]; i++) {
  525. enable_clock_module(clk_modules_hw_auto_essential[i],
  526. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  527. wait_for_enable);
  528. };
  529. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  530. for (i = 0; (i < max) && clk_modules_explicit_en_essential[i]; i++) {
  531. enable_clock_module(clk_modules_explicit_en_essential[i],
  532. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  533. wait_for_enable);
  534. };
  535. /* Put the clock domains in HW_AUTO mode now */
  536. for (i = 0; (i < max) && clk_domains_essential[i]; i++) {
  537. enable_clock_domain(clk_domains_essential[i],
  538. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  539. }
  540. }
  541. /*
  542. * Enable non-essential clock domains, modules and
  543. * do some additional special settings needed
  544. */
  545. static void enable_non_essential_clocks(void)
  546. {
  547. u32 i, max = 100, wait_for_enable = 0;
  548. u32 *const clk_domains_non_essential[] = {
  549. &prcm->cm_mpu_m3_clkstctrl,
  550. &prcm->cm_ivahd_clkstctrl,
  551. &prcm->cm_dsp_clkstctrl,
  552. &prcm->cm_dss_clkstctrl,
  553. &prcm->cm_sgx_clkstctrl,
  554. &prcm->cm1_abe_clkstctrl,
  555. &prcm->cm_c2c_clkstctrl,
  556. &prcm->cm_cam_clkstctrl,
  557. &prcm->cm_dss_clkstctrl,
  558. &prcm->cm_sdma_clkstctrl,
  559. 0
  560. };
  561. u32 *const clk_modules_hw_auto_non_essential[] = {
  562. &prcm->cm_mpu_m3_mpu_m3_clkctrl,
  563. &prcm->cm_ivahd_ivahd_clkctrl,
  564. &prcm->cm_ivahd_sl2_clkctrl,
  565. &prcm->cm_dsp_dsp_clkctrl,
  566. &prcm->cm_l3_2_gpmc_clkctrl,
  567. &prcm->cm_l3instr_l3_3_clkctrl,
  568. &prcm->cm_l3instr_l3_instr_clkctrl,
  569. &prcm->cm_l3instr_intrconn_wp1_clkctrl,
  570. &prcm->cm_l3init_hsi_clkctrl,
  571. &prcm->cm_l3init_hsusbtll_clkctrl,
  572. 0
  573. };
  574. u32 *const clk_modules_explicit_en_non_essential[] = {
  575. &prcm->cm1_abe_aess_clkctrl,
  576. &prcm->cm1_abe_pdm_clkctrl,
  577. &prcm->cm1_abe_dmic_clkctrl,
  578. &prcm->cm1_abe_mcasp_clkctrl,
  579. &prcm->cm1_abe_mcbsp1_clkctrl,
  580. &prcm->cm1_abe_mcbsp2_clkctrl,
  581. &prcm->cm1_abe_mcbsp3_clkctrl,
  582. &prcm->cm1_abe_slimbus_clkctrl,
  583. &prcm->cm1_abe_timer5_clkctrl,
  584. &prcm->cm1_abe_timer6_clkctrl,
  585. &prcm->cm1_abe_timer7_clkctrl,
  586. &prcm->cm1_abe_timer8_clkctrl,
  587. &prcm->cm1_abe_wdt3_clkctrl,
  588. &prcm->cm_l4per_gptimer9_clkctrl,
  589. &prcm->cm_l4per_gptimer10_clkctrl,
  590. &prcm->cm_l4per_gptimer11_clkctrl,
  591. &prcm->cm_l4per_gptimer3_clkctrl,
  592. &prcm->cm_l4per_gptimer4_clkctrl,
  593. &prcm->cm_l4per_hdq1w_clkctrl,
  594. &prcm->cm_l4per_mcbsp4_clkctrl,
  595. &prcm->cm_l4per_mcspi2_clkctrl,
  596. &prcm->cm_l4per_mcspi3_clkctrl,
  597. &prcm->cm_l4per_mcspi4_clkctrl,
  598. &prcm->cm_l4per_mmcsd3_clkctrl,
  599. &prcm->cm_l4per_mmcsd4_clkctrl,
  600. &prcm->cm_l4per_mmcsd5_clkctrl,
  601. &prcm->cm_l4per_uart1_clkctrl,
  602. &prcm->cm_l4per_uart2_clkctrl,
  603. &prcm->cm_l4per_uart4_clkctrl,
  604. &prcm->cm_wkup_keyboard_clkctrl,
  605. &prcm->cm_wkup_wdtimer2_clkctrl,
  606. &prcm->cm_cam_iss_clkctrl,
  607. &prcm->cm_cam_fdif_clkctrl,
  608. &prcm->cm_dss_dss_clkctrl,
  609. &prcm->cm_sgx_sgx_clkctrl,
  610. &prcm->cm_l3init_hsusbhost_clkctrl,
  611. &prcm->cm_l3init_fsusb_clkctrl,
  612. 0
  613. };
  614. /* Enable optional functional clock for ISS */
  615. setbits_le32(&prcm->cm_cam_iss_clkctrl, ISS_CLKCTRL_OPTFCLKEN_MASK);
  616. /* Enable all optional functional clocks of DSS */
  617. setbits_le32(&prcm->cm_dss_dss_clkctrl, DSS_CLKCTRL_OPTFCLKEN_MASK);
  618. /* Put the clock domains in SW_WKUP mode */
  619. for (i = 0; (i < max) && clk_domains_non_essential[i]; i++) {
  620. enable_clock_domain(clk_domains_non_essential[i],
  621. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  622. }
  623. /* Clock modules that need to be put in HW_AUTO */
  624. for (i = 0; (i < max) && clk_modules_hw_auto_non_essential[i]; i++) {
  625. enable_clock_module(clk_modules_hw_auto_non_essential[i],
  626. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  627. wait_for_enable);
  628. };
  629. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  630. for (i = 0; (i < max) && clk_modules_explicit_en_non_essential[i];
  631. i++) {
  632. enable_clock_module(clk_modules_explicit_en_non_essential[i],
  633. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  634. wait_for_enable);
  635. };
  636. /* Put the clock domains in HW_AUTO mode now */
  637. for (i = 0; (i < max) && clk_domains_non_essential[i]; i++) {
  638. enable_clock_domain(clk_domains_non_essential[i],
  639. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  640. }
  641. /* Put camera module in no sleep mode */
  642. clrsetbits_le32(&prcm->cm_cam_clkstctrl, MODULE_CLKCTRL_MODULEMODE_MASK,
  643. CD_CLKCTRL_CLKTRCTRL_NO_SLEEP <<
  644. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  645. }
  646. void freq_update_core(void)
  647. {
  648. u32 freq_config1 = 0;
  649. const struct dpll_params *core_dpll_params;
  650. core_dpll_params = get_core_dpll_params();
  651. /* Put EMIF clock domain in sw wakeup mode */
  652. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  653. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  654. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  655. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  656. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  657. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  658. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  659. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  660. freq_config1 |= (core_dpll_params->m2 <<
  661. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  662. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  663. writel(freq_config1, &prcm->cm_shadow_freq_config1);
  664. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  665. &prcm->cm_shadow_freq_config1, LDELAY)) {
  666. puts("FREQ UPDATE procedure failed!!");
  667. hang();
  668. }
  669. /* Put EMIF clock domain back in hw auto mode */
  670. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  671. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  672. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  673. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  674. }
  675. void bypass_dpll(u32 *const base)
  676. {
  677. do_bypass_dpll(base);
  678. wait_for_bypass(base);
  679. }
  680. void lock_dpll(u32 *const base)
  681. {
  682. do_lock_dpll(base);
  683. wait_for_lock(base);
  684. }
  685. void prcm_init(void)
  686. {
  687. switch (omap4_hw_init_context()) {
  688. case OMAP_INIT_CONTEXT_SPL:
  689. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  690. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  691. scale_vcores();
  692. setup_dplls();
  693. enable_basic_clocks();
  694. setup_non_essential_dplls();
  695. enable_non_essential_clocks();
  696. break;
  697. default:
  698. break;
  699. }
  700. }