ppc440epx_grx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * (C) Copyright 2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef _PPC440EPX_GRX_H_
  8. #define _PPC440EPX_GRX_H_
  9. #define CONFIG_SDRAM_PPC4xx_DENALI_DDR2 /* Denali DDR(2) controller */
  10. #define CONFIG_NAND_NDFC
  11. /*
  12. * Some SoC specific registers (not common for all 440 SoC's)
  13. */
  14. /* Memory mapped registers */
  15. #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* Internal Peripherals */
  16. #define SPI0_MODE (CONFIG_SYS_PERIPHERAL_BASE + 0x0090)
  17. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_PERIPHERAL_BASE + 0x0300)
  18. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_PERIPHERAL_BASE + 0x0400)
  19. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_PERIPHERAL_BASE + 0x0500)
  20. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_PERIPHERAL_BASE + 0x0600)
  21. #define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0b00)
  22. #define GPIO1_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x0c00)
  23. /* DCR */
  24. #define CPM0_ER 0x00b0
  25. #define CPM1_ER 0x00f0
  26. #define PLB3A0_ACR 0x0077
  27. #define PLB4A0_ACR 0x0081
  28. #define PLB4A1_ACR 0x0089
  29. #define OPB2PLB40_BCTRL 0x0350
  30. #define P4P3BO0_CFG 0x0026
  31. /* SDR */
  32. #define SDR0_DDRCFG 0x00e0
  33. #define SDR0_PCI0 0x0300
  34. #define SDR0_SDSTP2 0x4001
  35. #define SDR0_SDSTP3 0x4003
  36. #define SDR0_EMAC0RXST 0x4301
  37. #define SDR0_EMAC0TXST 0x4302
  38. #define SDR0_CRYP0 0x4500
  39. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  40. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  41. /* Pin Function Control Register 1 */
  42. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  43. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  44. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  45. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select
  46. EMAC 0 */
  47. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII
  48. bridge */
  49. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII
  50. bridge */
  51. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII
  52. bridge */
  53. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII
  54. bridge */
  55. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII
  56. bridge */
  57. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII
  58. bridge */
  59. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII
  60. bridge */
  61. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  62. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  63. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  64. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  65. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  66. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  67. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  68. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  69. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  70. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold
  71. Req Selection */
  72. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  73. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  74. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
  75. Selection */
  76. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  77. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  78. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
  79. Selection */
  80. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En.
  81. Selected */
  82. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  83. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
  84. Selection */
  85. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
  86. Disable */
  87. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
  88. Enable */
  89. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor Enable
  90. Selection */
  91. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor
  92. Enable */
  93. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor
  94. Enable */
  95. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
  96. Gated In */
  97. #define SDR0_PFC2_SELECT_MASK 0xe0000000 /* Ethernet Pin select EMAC1 */
  98. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  99. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  100. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  101. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  102. #define SDR0_PFC2_SELECT_CONFIG_4 0xa0000000 /* 2xRGMII using RGMII bridge */
  103. #define SDR0_PFC2_SELECT_CONFIG_5 0xc0000000 /* 2xRTBI using RGMII bridge */
  104. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  105. #define SDR0_USB2D0CR 0x0320
  106. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC
  107. Master Selection */
  108. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection*/
  109. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  110. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface
  111. Selection */
  112. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  113. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  114. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  115. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  116. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  117. /* USB2 Host Control Register */
  118. #define SDR0_USB2H0CR 0x0340
  119. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface*/
  120. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  121. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  122. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length
  123. Adjustment */
  124. /* USB2PHY0 Control Register */
  125. #define SDR0_USB2PHY0CR 0x4103
  126. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000
  127. /* PHY UTMI interface connection */
  128. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  129. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  130. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  131. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  132. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  133. /* VBus detect (Device mode only) */
  134. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000
  135. /* Pull-up resistance on D+ is disabled */
  136. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000
  137. /* Pull-up resistance on D+ is enabled */
  138. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000
  139. /* PHY UTMI data width and clock select */
  140. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000
  141. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  142. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  143. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  144. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  145. /* Loop back enabled (only test purposes) */
  146. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000
  147. /* Force XO block on during a suspend */
  148. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000
  149. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  150. /* PHY XO block is powered-off when all ports are suspended */
  151. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000
  152. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  153. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  154. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only
  155. for full-speed operation */
  156. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock
  157. source */
  158. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal
  159. 48M clock as a reference */
  160. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO
  161. block output as a reference */
  162. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO
  163. block*/
  164. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external
  165. clock */
  166. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock
  167. from a crystal */
  168. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  169. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq
  170. = 12 MHz */
  171. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq
  172. = 48 MHz */
  173. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq
  174. = 24 MHz */
  175. /* USB2.0 Device */
  176. /*
  177. * todo: check if this can be completely removed, only used in
  178. * cpu/ppc4xx/usbdev.c. And offsets are completely wrong. This could
  179. * never have actually worked. Best probably is to remove this
  180. * usbdev.c file completely (and these defines).
  181. */
  182. #define USB2D0_BASE CONFIG_SYS_USB2D0_BASE
  183. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  184. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for
  185. Endpoint 0 plus IN Endpoints 1 to 3 */
  186. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management
  187. register */
  188. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address
  189. register */
  190. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  191. register for USB2D0_INTRIN */
  192. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for
  193. OUT Endpoints 1 to 3 */
  194. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  195. register for USB2D0_INTRUSB */
  196. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for
  197. common USB interrupts */
  198. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable
  199. register for IntrOut */
  200. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0
  201. test modes */
  202. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for
  203. selecting the Endpoint status/control registers */
  204. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  205. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status
  206. register for Endpoint 0. (Index register set to select Endpoint 0) */
  207. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status
  208. register for IN Endpoint. (Index register set to select Endpoints 13) */
  209. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
  210. size for IN Endpoint. (Index register set to select Endpoints 13) */
  211. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status
  212. register for OUT Endpoint. (Index register set to select Endpoints 13) */
  213. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
  214. size for OUT Endpoint. (Index register set to select Endpoints 13) */
  215. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received
  216. bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  217. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in
  218. OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  219. /* Miscealleneaous Function Reg. */
  220. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  221. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  222. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  223. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  224. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  225. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  226. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  227. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  228. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  229. #define SDR0_MFR_ZM_ENCODE(n) ((((u32)(n)) & 0x3) << 24)
  230. #define SDR0_MFR_ZM_DECODE(n) ((((u32)(n)) << 24) & 0x3)
  231. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  232. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Ena. on both EMAC3 0-1 */
  233. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  234. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  235. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  236. /* CUST0 Customer Configuration Register0 */
  237. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  238. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  239. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  240. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  241. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  242. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  243. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  244. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  245. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  246. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  247. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  248. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((u32)(n)) & 0xF) << 24)
  249. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((u32)(n)) >> 24) & 0xF)
  250. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  251. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((u32)(n)) & 0x3) << 22)
  252. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((u32)(n)) >> 22) & 0x3)
  253. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  254. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  255. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  256. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  257. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  258. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  259. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  260. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((u32)(n)) & 0xFFF) << 4)
  261. #define SDR0_CUST0_NDRSC_DECODE(n) ((((u32)(n)) >> 4) & 0xFFF)
  262. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  263. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  264. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /*All Chip Select Gating Enable*/
  265. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  266. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  267. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  268. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  269. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  270. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  271. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  272. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  273. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
  274. transmitter 0 */
  275. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
  276. transmitter 1 */
  277. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  278. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  279. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  280. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  281. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  282. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  283. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  284. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  285. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  286. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  287. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  288. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  289. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  290. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  291. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  292. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  293. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  294. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  295. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  296. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  297. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  298. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  299. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  300. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/
  301. transmitter 2 */
  302. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/
  303. transmitter 3 */
  304. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  305. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  306. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  307. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  308. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  309. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  310. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4
  311. USB 2.0 Host */
  312. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to
  313. USB 2.0 Host */
  314. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to
  315. USB 2.0 Host */
  316. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  317. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2*/
  318. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  319. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  320. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  321. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  322. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  323. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  324. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  325. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  326. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  327. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  328. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  329. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  330. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  331. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  332. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  333. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  334. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  335. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  336. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  337. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  338. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  339. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  340. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  341. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  342. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  343. #define PERDV_MASK 0x07000000 /* Peripheral Clock Divisor */
  344. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  345. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  346. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  347. /* Strap 1 Register */
  348. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  349. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  350. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  351. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  352. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Address reset vector */
  353. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  354. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  355. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  356. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  357. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  358. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  359. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  360. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  361. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  362. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  363. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  364. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  365. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  366. #define CPR0_ICFG_RLI_MASK 0x80000000
  367. #define CPR0_ICFG_ICS_MASK 0x00000007
  368. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  369. #define CPR0_SPCID_SPCIDV0_DIV1 0x01000000
  370. #define CPR0_SPCID_SPCIDV0_DIV2 0x02000000
  371. #define CPR0_SPCID_SPCIDV0_DIV3 0x03000000
  372. #define CPR0_SPCID_SPCIDV0_DIV4 0x00000000
  373. #define CPR0_PERD_PERDV0_MASK 0x07000000
  374. #define PCI_MMIO_LCR_BASE (CONFIG_SYS_PCI_BASE + 0x0f400000) /* Real =>
  375. 0x0EF400000 */
  376. /* PCI Master Local Configuration Registers */
  377. #define PCIL0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  378. #define PCIL0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  379. #define PCIL0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  380. #define PCIL0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  381. #define PCIL0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  382. #define PCIL0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  383. #define PCIL0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  384. #define PCIL0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  385. #define PCIL0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  386. #define PCIL0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  387. #define PCIL0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  388. #define PCIL0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  389. /* PCI Target Local Configuration Registers */
  390. #define PCIL0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/
  391. Attribute */
  392. #define PCIL0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  393. #define PCIL0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/
  394. Attribute */
  395. #define PCIL0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  396. /* 440EPx boot strap options */
  397. #define BOOT_STRAP_OPTION_A 0x00000000
  398. #define BOOT_STRAP_OPTION_B 0x00000001
  399. #define BOOT_STRAP_OPTION_D 0x00000003
  400. #define BOOT_STRAP_OPTION_E 0x00000004
  401. #endif /* _PPC440EPX_GRX_H_ */