dsim.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: InKi Dae <inki.dae@samsung.com>
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #ifndef __ASM_ARM_ARCH_DSIM_H_
  10. #define __ASM_ARM_ARCH_DSIM_H_
  11. #ifndef __ASSEMBLY__
  12. struct exynos_mipi_dsim {
  13. unsigned int status;
  14. unsigned int swrst;
  15. unsigned int clkctrl;
  16. unsigned int timeout;
  17. unsigned int config;
  18. unsigned int escmode;
  19. unsigned int mdresol;
  20. unsigned int mvporch;
  21. unsigned int mhporch;
  22. unsigned int msync;
  23. unsigned int sdresol;
  24. unsigned int intsrc;
  25. unsigned int intmsk;
  26. unsigned int pkthdr;
  27. unsigned int payload;
  28. unsigned int rxfifo;
  29. unsigned int fifothld;
  30. unsigned int fifoctrl;
  31. unsigned int memacchr;
  32. unsigned int pllctrl;
  33. unsigned int plltmr;
  34. unsigned int phyacchr;
  35. unsigned int phyacchr1;
  36. };
  37. #endif /* __ASSEMBLY__ */
  38. /*
  39. * Bit Definitions
  40. */
  41. /* DSIM_STATUS */
  42. #define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
  43. #define DSIM_STOP_STATE_CLK (1 << 8)
  44. #define DSIM_TX_READY_HS_CLK (1 << 10)
  45. #define DSIM_PLL_STABLE (1 << 31)
  46. /* DSIM_SWRST */
  47. #define DSIM_FUNCRST (1 << 16)
  48. #define DSIM_SWRST (1 << 0)
  49. /* EXYNOS_DSIM_TIMEOUT */
  50. #define DSIM_LPDR_TOUT_SHIFT (0)
  51. #define DSIM_BTA_TOUT_SHIFT (16)
  52. /* EXYNOS_DSIM_CLKCTRL */
  53. #define DSIM_LANE_ESC_CLKEN_SHIFT (19)
  54. #define DSIM_BYTE_CLKEN_SHIFT (24)
  55. #define DSIM_BYTE_CLK_SRC_SHIFT (25)
  56. #define DSIM_PLL_BYPASS_SHIFT (27)
  57. #define DSIM_ESC_CLKEN_SHIFT (28)
  58. #define DSIM_TX_REQUEST_HSCLK_SHIFT (31)
  59. #define DSIM_LANE_ESC_CLKEN(x) (((x) & 0x1f) << \
  60. DSIM_LANE_ESC_CLKEN_SHIFT)
  61. #define DSIM_BYTE_CLK_ENABLE (1 << DSIM_BYTE_CLKEN_SHIFT)
  62. #define DSIM_BYTE_CLK_DISABLE (0 << DSIM_BYTE_CLKEN_SHIFT)
  63. #define DSIM_PLL_BYPASS_EXTERNAL (1 << DSIM_PLL_BYPASS_SHIFT)
  64. #define DSIM_ESC_CLKEN_ENABLE (1 << DSIM_ESC_CLKEN_SHIFT)
  65. #define DSIM_ESC_CLKEN_DISABLE (0 << DSIM_ESC_CLKEN_SHIFT)
  66. /* EXYNOS_DSIM_CONFIG */
  67. #define DSIM_NUM_OF_DATALANE_SHIFT (5)
  68. #define DSIM_SUBPIX_SHIFT (8)
  69. #define DSIM_MAINPIX_SHIFT (12)
  70. #define DSIM_SUBVC_SHIFT (16)
  71. #define DSIM_MAINVC_SHIFT (18)
  72. #define DSIM_HSA_MODE_SHIFT (20)
  73. #define DSIM_HBP_MODE_SHIFT (21)
  74. #define DSIM_HFP_MODE_SHIFT (22)
  75. #define DSIM_HSE_MODE_SHIFT (23)
  76. #define DSIM_AUTO_MODE_SHIFT (24)
  77. #define DSIM_VIDEO_MODE_SHIFT (25)
  78. #define DSIM_BURST_MODE_SHIFT (26)
  79. #define DSIM_EOT_PACKET_SHIFT (28)
  80. #define DSIM_AUTO_FLUSH_SHIFT (29)
  81. #define DSIM_LANE_ENx(x) (((x) & 0x1f) << 0)
  82. #define DSIM_NUM_OF_DATA_LANE(x) ((x) << DSIM_NUM_OF_DATALANE_SHIFT)
  83. /* EXYNOS_DSIM_ESCMODE */
  84. #define DSIM_TX_LPDT_SHIFT (6)
  85. #define DSIM_CMD_LPDT_SHIFT (7)
  86. #define DSIM_TX_LPDT_LP (1 << DSIM_TX_LPDT_SHIFT)
  87. #define DSIM_CMD_LPDT_LP (1 << DSIM_CMD_LPDT_SHIFT)
  88. #define DSIM_STOP_STATE_CNT_SHIFT (21)
  89. #define DSIM_FORCE_STOP_STATE_SHIFT (20)
  90. /* EXYNOS_DSIM_MDRESOL */
  91. #define DSIM_MAIN_STAND_BY (1 << 31)
  92. #define DSIM_MAIN_VRESOL(x) (((x) & 0x7ff) << 16)
  93. #define DSIM_MAIN_HRESOL(x) (((x) & 0X7ff) << 0)
  94. /* EXYNOS_DSIM_MVPORCH */
  95. #define DSIM_CMD_ALLOW_SHIFT (28)
  96. #define DSIM_STABLE_VFP_SHIFT (16)
  97. #define DSIM_MAIN_VBP_SHIFT (0)
  98. #define DSIM_CMD_ALLOW_MASK (0xf << DSIM_CMD_ALLOW_SHIFT)
  99. #define DSIM_STABLE_VFP_MASK (0x7ff << DSIM_STABLE_VFP_SHIFT)
  100. #define DSIM_MAIN_VBP_MASK (0x7ff << DSIM_MAIN_VBP_SHIFT)
  101. /* EXYNOS_DSIM_MHPORCH */
  102. #define DSIM_MAIN_HFP_SHIFT (16)
  103. #define DSIM_MAIN_HBP_SHIFT (0)
  104. #define DSIM_MAIN_HFP_MASK ((0xffff) << DSIM_MAIN_HFP_SHIFT)
  105. #define DSIM_MAIN_HBP_MASK ((0xffff) << DSIM_MAIN_HBP_SHIFT)
  106. /* EXYNOS_DSIM_MSYNC */
  107. #define DSIM_MAIN_VSA_SHIFT (22)
  108. #define DSIM_MAIN_HSA_SHIFT (0)
  109. #define DSIM_MAIN_VSA_MASK ((0x3ff) << DSIM_MAIN_VSA_SHIFT)
  110. #define DSIM_MAIN_HSA_MASK ((0xffff) << DSIM_MAIN_HSA_SHIFT)
  111. /* EXYNOS_DSIM_SDRESOL */
  112. #define DSIM_SUB_STANDY_SHIFT (31)
  113. #define DSIM_SUB_VRESOL_SHIFT (16)
  114. #define DSIM_SUB_HRESOL_SHIFT (0)
  115. #define DSIM_SUB_STANDY_MASK ((0x1) << DSIM_SUB_STANDY_SHIFT)
  116. #define DSIM_SUB_VRESOL_MASK ((0x7ff) << DSIM_SUB_VRESOL_SHIFT)
  117. #define DSIM_SUB_HRESOL_MASK ((0x7ff) << DSIM_SUB_HRESOL_SHIFT)
  118. /* EXYNOS_DSIM_INTSRC */
  119. #define INTSRC_FRAME_DONE (1 << 24)
  120. #define INTSRC_PLL_STABLE (1 << 31)
  121. #define INTSRC_SWRST_RELEASE (1 << 30)
  122. /* EXYNOS_DSIM_INTMSK */
  123. #define INTMSK_FRAME_DONE (1 << 24)
  124. /* EXYNOS_DSIM_FIFOCTRL */
  125. #define SFR_HEADER_EMPTY (1 << 22)
  126. /* EXYNOS_DSIM_PKTHDR */
  127. #define DSIM_PKTHDR_DI(x) (((x) & 0x3f) << 0)
  128. #define DSIM_PKTHDR_DAT0(x) ((x) << 8)
  129. #define DSIM_PKTHDR_DAT1(x) ((x) << 16)
  130. /* EXYNOS_DSIM_PHYACCHR */
  131. #define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
  132. #define DSIM_AFC_CTL_SHIFT (5)
  133. #define DSIM_AFC_EN (1 << 14)
  134. /* EXYNOS_DSIM_PHYACCHR1 */
  135. #define DSIM_DPDN_SWAP_DATA_SHIFT (0)
  136. /* EXYNOS_DSIM_PLLCTRL */
  137. #define DSIM_SCALER_SHIFT (1)
  138. #define DSIM_MAIN_SHIFT (4)
  139. #define DSIM_PREDIV_SHIFT (13)
  140. #define DSIM_PRECTRL_SHIFT (20)
  141. #define DSIM_PLL_EN_SHIFT (23)
  142. #define DSIM_FREQ_BAND_SHIFT (24)
  143. #define DSIM_ZEROCTRL_SHIFT (28)
  144. #endif