dp.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * Author: Donghwa Lee <dh09.lee@samsung.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #ifndef __ASM_ARM_ARCH_DP_H_
  9. #define __ASM_ARM_ARCH_DP_H_
  10. #ifndef __ASSEMBLY__
  11. struct exynos_dp {
  12. unsigned char res1[0x10];
  13. unsigned int tx_version;
  14. unsigned int tx_sw_reset;
  15. unsigned int func_en1;
  16. unsigned int func_en2;
  17. unsigned int video_ctl1;
  18. unsigned int video_ctl2;
  19. unsigned int video_ctl3;
  20. unsigned int video_ctl4;
  21. unsigned int color_blue_cb;
  22. unsigned int color_green_y;
  23. unsigned int color_red_cr;
  24. unsigned int video_ctl8;
  25. unsigned char res2[0x4];
  26. unsigned int video_ctl10;
  27. unsigned int total_ln_cfg_l;
  28. unsigned int total_ln_cfg_h;
  29. unsigned int active_ln_cfg_l;
  30. unsigned int active_ln_cfg_h;
  31. unsigned int vfp_cfg;
  32. unsigned int vsw_cfg;
  33. unsigned int vbp_cfg;
  34. unsigned int total_pix_cfg_l;
  35. unsigned int total_pix_cfg_h;
  36. unsigned int active_pix_cfg_l;
  37. unsigned int active_pix_cfg_h;
  38. unsigned int hfp_cfg_l;
  39. unsigned int hfp_cfg_h;
  40. unsigned int hsw_cfg_l;
  41. unsigned int hsw_cfg_h;
  42. unsigned int hbp_cfg_l;
  43. unsigned int hbp_cfg_h;
  44. unsigned int video_status;
  45. unsigned int total_ln_sta_l;
  46. unsigned int total_ln_sta_h;
  47. unsigned int active_ln_sta_l;
  48. unsigned int active_ln_sta_h;
  49. unsigned int vfp_sta;
  50. unsigned int vsw_sta;
  51. unsigned int vbp_sta;
  52. unsigned int total_pix_sta_l;
  53. unsigned int total_pix_sta_h;
  54. unsigned int active_pix_sta_l;
  55. unsigned int active_pix_sta_h;
  56. unsigned int hfp_sta_l;
  57. unsigned int hfp_sta_h;
  58. unsigned int hsw_sta_l;
  59. unsigned int hsw_sta_h;
  60. unsigned int hbp_sta_l;
  61. unsigned int hbp_sta_h;
  62. unsigned char res3[0x288];
  63. unsigned int lane_map;
  64. unsigned char res4[0x10];
  65. unsigned int analog_ctl1;
  66. unsigned int analog_ctl2;
  67. unsigned int analog_ctl3;
  68. unsigned int pll_filter_ctl1;
  69. unsigned int amp_tuning_ctl;
  70. unsigned char res5[0xc];
  71. unsigned int aux_hw_retry_ctl;
  72. unsigned char res6[0x2c];
  73. unsigned int int_state;
  74. unsigned int common_int_sta1;
  75. unsigned int common_int_sta2;
  76. unsigned int common_int_sta3;
  77. unsigned int common_int_sta4;
  78. unsigned char res7[0x8];
  79. unsigned int int_sta;
  80. unsigned char res8[0x1c];
  81. unsigned int int_ctl;
  82. unsigned char res9[0x200];
  83. unsigned int sys_ctl1;
  84. unsigned int sys_ctl2;
  85. unsigned int sys_ctl3;
  86. unsigned int sys_ctl4;
  87. unsigned int vid_ctl;
  88. unsigned char res10[0x2c];
  89. unsigned int pkt_send_ctl;
  90. unsigned char res[0x4];
  91. unsigned int hdcp_ctl;
  92. unsigned char res11[0x34];
  93. unsigned int link_bw_set;
  94. unsigned int lane_count_set;
  95. unsigned int training_ptn_set;
  96. unsigned int ln0_link_training_ctl;
  97. unsigned int ln1_link_training_ctl;
  98. unsigned int ln2_link_training_ctl;
  99. unsigned int ln3_link_training_ctl;
  100. unsigned int dn_spread_ctl;
  101. unsigned int hw_link_training_ctl;
  102. unsigned char res12[0x1c];
  103. unsigned int debug_ctl;
  104. unsigned int hpd_deglitch_l;
  105. unsigned int hpd_deglitch_h;
  106. unsigned char res13[0x14];
  107. unsigned int link_debug_ctl;
  108. unsigned char res14[0x1c];
  109. unsigned int m_vid0;
  110. unsigned int m_vid1;
  111. unsigned int m_vid2;
  112. unsigned int n_vid0;
  113. unsigned int n_vid1;
  114. unsigned int n_vid2;
  115. unsigned int m_vid_mon;
  116. unsigned int pll_ctl;
  117. unsigned int phy_pd;
  118. unsigned int phy_test;
  119. unsigned char res15[0x8];
  120. unsigned int video_fifo_thrd;
  121. unsigned char res16[0x8];
  122. unsigned int audio_margin;
  123. unsigned int dn_spread_ctl1;
  124. unsigned int dn_spread_ctl2;
  125. unsigned char res17[0x18];
  126. unsigned int m_cal_ctl;
  127. unsigned int m_vid_gen_filter_th;
  128. unsigned char res18[0x10];
  129. unsigned int m_aud_gen_filter_th;
  130. unsigned char res50[0x4];
  131. unsigned int aux_ch_sta;
  132. unsigned int aux_err_num;
  133. unsigned int aux_ch_defer_ctl;
  134. unsigned int aux_rx_comm;
  135. unsigned int buffer_data_ctl;
  136. unsigned int aux_ch_ctl1;
  137. unsigned int aux_addr_7_0;
  138. unsigned int aux_addr_15_8;
  139. unsigned int aux_addr_19_16;
  140. unsigned int aux_ch_ctl2;
  141. unsigned char res19[0x18];
  142. unsigned int buf_data0;
  143. unsigned char res20[0x3c];
  144. unsigned int soc_general_ctl;
  145. unsigned char res21[0x8c];
  146. unsigned int crc_con;
  147. unsigned int crc_result;
  148. unsigned char res22[0x8];
  149. unsigned int common_int_mask1;
  150. unsigned int common_int_mask2;
  151. unsigned int common_int_mask3;
  152. unsigned int common_int_mask4;
  153. unsigned int int_sta_mask1;
  154. unsigned int int_sta_mask2;
  155. unsigned int int_sta_mask3;
  156. unsigned int int_sta_mask4;
  157. unsigned int int_sta_mask;
  158. unsigned int crc_result2;
  159. unsigned int scrambler_reset_cnt;
  160. unsigned int pn_inv;
  161. unsigned int psr_config;
  162. unsigned int psr_command0;
  163. unsigned int psr_command1;
  164. unsigned int psr_crc_mon0;
  165. unsigned int psr_crc_mon1;
  166. unsigned char res24[0x30];
  167. unsigned int phy_bist_ctrl;
  168. unsigned char res25[0xc];
  169. unsigned int phy_ctrl;
  170. unsigned char res26[0x1c];
  171. unsigned int test_pattern_gen_en;
  172. unsigned int test_pattern_gen_ctrl;
  173. };
  174. #endif /* __ASSEMBLY__ */
  175. /* For DP VIDEO CTL 1 */
  176. #define VIDEO_EN_MASK (0x01 << 7)
  177. #define VIDEO_MUTE_MASK (0x01 << 6)
  178. /* For DP VIDEO CTL 4 */
  179. #define VIDEO_BIST_MASK (0x1 << 3)
  180. /* EXYNOS_DP_ANALOG_CTL_1 */
  181. #define SEL_BG_NEW_BANDGAP (0x0 << 6)
  182. #define SEL_BG_INTERNAL_RESISTOR (0x1 << 6)
  183. #define TX_TERMINAL_CTRL_73_OHM (0x0 << 4)
  184. #define TX_TERMINAL_CTRL_61_OHM (0x1 << 4)
  185. #define TX_TERMINAL_CTRL_50_OHM (0x2 << 4)
  186. #define TX_TERMINAL_CTRL_45_OHM (0x3 << 4)
  187. #define SWING_A_30PER_G_INCREASE (0x1 << 3)
  188. #define SWING_A_30PER_G_NORMAL (0x0 << 3)
  189. /* EXYNOS_DP_ANALOG_CTL_2 */
  190. #define CPREG_BLEED (0x1 << 4)
  191. #define SEL_24M (0x1 << 3)
  192. #define TX_DVDD_BIT_1_0000V (0x3 << 0)
  193. #define TX_DVDD_BIT_1_0625V (0x4 << 0)
  194. #define TX_DVDD_BIT_1_1250V (0x5 << 0)
  195. /* EXYNOS_DP_ANALOG_CTL_3 */
  196. #define DRIVE_DVDD_BIT_1_0000V (0x3 << 5)
  197. #define DRIVE_DVDD_BIT_1_0625V (0x4 << 5)
  198. #define DRIVE_DVDD_BIT_1_1250V (0x5 << 5)
  199. #define SEL_CURRENT_DEFAULT (0x0 << 3)
  200. #define VCO_BIT_000_MICRO (0x0 << 0)
  201. #define VCO_BIT_200_MICRO (0x1 << 0)
  202. #define VCO_BIT_300_MICRO (0x2 << 0)
  203. #define VCO_BIT_400_MICRO (0x3 << 0)
  204. #define VCO_BIT_500_MICRO (0x4 << 0)
  205. #define VCO_BIT_600_MICRO (0x5 << 0)
  206. #define VCO_BIT_700_MICRO (0x6 << 0)
  207. #define VCO_BIT_900_MICRO (0x7 << 0)
  208. /* EXYNOS_DP_PLL_FILTER_CTL_1 */
  209. #define PD_RING_OSC (0x1 << 6)
  210. #define AUX_TERMINAL_CTRL_52_OHM (0x3 << 4)
  211. #define AUX_TERMINAL_CTRL_69_OHM (0x2 << 4)
  212. #define AUX_TERMINAL_CTRL_102_OHM (0x1 << 4)
  213. #define AUX_TERMINAL_CTRL_200_OHM (0x0 << 4)
  214. #define TX_CUR1_1X (0x0 << 2)
  215. #define TX_CUR1_2X (0x1 << 2)
  216. #define TX_CUR1_3X (0x2 << 2)
  217. #define TX_CUR_1_MA (0x0 << 0)
  218. #define TX_CUR_2_MA (0x1 << 0)
  219. #define TX_CUR_3_MA (0x2 << 0)
  220. #define TX_CUR_4_MA (0x3 << 0)
  221. /* EXYNOS_DP_PLL_FILTER_CTL_2 */
  222. #define CH3_AMP_0_MV (0x3 << 12)
  223. #define CH2_AMP_0_MV (0x3 << 8)
  224. #define CH1_AMP_0_MV (0x3 << 4)
  225. #define CH0_AMP_0_MV (0x3 << 0)
  226. /* EXYNOS_DP_PLL_CTL */
  227. #define DP_PLL_PD (0x1 << 7)
  228. #define DP_PLL_RESET (0x1 << 6)
  229. #define DP_PLL_LOOP_BIT_DEFAULT (0x1 << 4)
  230. #define DP_PLL_REF_BIT_1_1250V (0x5 << 0)
  231. #define DP_PLL_REF_BIT_1_2500V (0x7 << 0)
  232. /* EXYNOS_DP_INT_CTL */
  233. #define SOFT_INT_CTRL (0x1 << 2)
  234. #define INT_POL (0x1 << 0)
  235. /* DP TX SW RESET */
  236. #define RESET_DP_TX (0x01 << 0)
  237. /* DP FUNC_EN_1 */
  238. #define MASTER_VID_FUNC_EN_N (0x1 << 7)
  239. #define SLAVE_VID_FUNC_EN_N (0x1 << 5)
  240. #define AUD_FIFO_FUNC_EN_N (0x1 << 4)
  241. #define AUD_FUNC_EN_N (0x1 << 3)
  242. #define HDCP_FUNC_EN_N (0x1 << 2)
  243. #define CRC_FUNC_EN_N (0x1 << 1)
  244. #define SW_FUNC_EN_N (0x1 << 0)
  245. /* DP FUNC_EN_2 */
  246. #define SSC_FUNC_EN_N (0x1 << 7)
  247. #define AUX_FUNC_EN_N (0x1 << 2)
  248. #define SERDES_FIFO_FUNC_EN_N (0x1 << 1)
  249. #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0)
  250. /* EXYNOS_DP_PHY_PD */
  251. #define PHY_PD (0x1 << 5)
  252. #define AUX_PD (0x1 << 4)
  253. #define CH3_PD (0x1 << 3)
  254. #define CH2_PD (0x1 << 2)
  255. #define CH1_PD (0x1 << 1)
  256. #define CH0_PD (0x1 << 0)
  257. /* EXYNOS_DP_COMMON_INT_STA_1 */
  258. #define VSYNC_DET (0x1 << 7)
  259. #define PLL_LOCK_CHG (0x1 << 6)
  260. #define SPDIF_ERR (0x1 << 5)
  261. #define SPDIF_UNSTBL (0x1 << 4)
  262. #define VID_FORMAT_CHG (0x1 << 3)
  263. #define AUD_CLK_CHG (0x1 << 2)
  264. #define VID_CLK_CHG (0x1 << 1)
  265. #define SW_INT (0x1 << 0)
  266. /* EXYNOS_DP_DEBUG_CTL */
  267. #define PLL_LOCK (0x1 << 4)
  268. #define F_PLL_LOCK (0x1 << 3)
  269. #define PLL_LOCK_CTRL (0x1 << 2)
  270. /* EXYNOS_DP_FUNC_EN_2 */
  271. #define SSC_FUNC_EN_N (0x1 << 7)
  272. #define AUX_FUNC_EN_N (0x1 << 2)
  273. #define SERDES_FIFO_FUNC_EN_N (0x1 << 1)
  274. #define LS_CLK_DOMAIN_FUNC_EN_N (0x1 << 0)
  275. /* EXYNOS_DP_COMMON_INT_STA_4 */
  276. #define PSR_ACTIVE (0x1 << 7)
  277. #define PSR_INACTIVE (0x1 << 6)
  278. #define SPDIF_BI_PHASE_ERR (0x1 << 5)
  279. #define HOTPLUG_CHG (0x1 << 2)
  280. #define HPD_LOST (0x1 << 1)
  281. #define PLUG (0x1 << 0)
  282. /* EXYNOS_DP_INT_STA */
  283. #define INT_HPD (0x1 << 6)
  284. #define HW_TRAINING_FINISH (0x1 << 5)
  285. #define RPLY_RECEIV (0x1 << 1)
  286. #define AUX_ERR (0x1 << 0)
  287. /* EXYNOS_DP_SYS_CTL_3 */
  288. #define HPD_STATUS (0x1 << 6)
  289. #define F_HPD (0x1 << 5)
  290. #define HPD_CTRL (0x1 << 4)
  291. #define HDCP_RDY (0x1 << 3)
  292. #define STRM_VALID (0x1 << 2)
  293. #define F_VALID (0x1 << 1)
  294. #define VALID_CTRL (0x1 << 0)
  295. /* EXYNOS_DP_AUX_HW_RETRY_CTL */
  296. #define AUX_BIT_PERIOD_EXPECTED_DELAY(x) (((x) & 0x7) << 8)
  297. #define AUX_HW_RETRY_INTERVAL_MASK (0x3 << 3)
  298. #define AUX_HW_RETRY_INTERVAL_600_MICROSECONDS (0x0 << 3)
  299. #define AUX_HW_RETRY_INTERVAL_800_MICROSECONDS (0x1 << 3)
  300. #define AUX_HW_RETRY_INTERVAL_1000_MICROSECONDS (0x2 << 3)
  301. #define AUX_HW_RETRY_INTERVAL_1800_MICROSECONDS (0x3 << 3)
  302. #define AUX_HW_RETRY_COUNT_SEL(x) (((x) & 0x7) << 0)
  303. /* EXYNOS_DP_AUX_CH_DEFER_CTL */
  304. #define DEFER_CTRL_EN (0x1 << 7)
  305. #define DEFER_COUNT(x) (((x) & 0x7f) << 0)
  306. #define COMMON_INT_MASK_1 (0)
  307. #define COMMON_INT_MASK_2 (0)
  308. #define COMMON_INT_MASK_3 (0)
  309. #define COMMON_INT_MASK_4 (0)
  310. #define INT_STA_MASK (0)
  311. /* EXYNOS_DP_BUFFER_DATA_CTL */
  312. #define BUF_CLR (0x1 << 7)
  313. #define BUF_DATA_COUNT(x) (((x) & 0x1f) << 0)
  314. /* EXYNOS_DP_AUX_ADDR_7_0 */
  315. #define AUX_ADDR_7_0(x) (((x) >> 0) & 0xff)
  316. /* EXYNOS_DP_AUX_ADDR_15_8 */
  317. #define AUX_ADDR_15_8(x) (((x) >> 8) & 0xff)
  318. /* EXYNOS_DP_AUX_ADDR_19_16 */
  319. #define AUX_ADDR_19_16(x) (((x) >> 16) & 0x0f)
  320. /* EXYNOS_DP_AUX_CH_CTL_1 */
  321. #define AUX_LENGTH(x) (((x - 1) & 0xf) << 4)
  322. #define AUX_TX_COMM_MASK (0xf << 0)
  323. #define AUX_TX_COMM_DP_TRANSACTION (0x1 << 3)
  324. #define AUX_TX_COMM_I2C_TRANSACTION (0x0 << 3)
  325. #define AUX_TX_COMM_MOT (0x1 << 2)
  326. #define AUX_TX_COMM_WRITE (0x0 << 0)
  327. #define AUX_TX_COMM_READ (0x1 << 0)
  328. /* EXYNOS_DP_AUX_CH_CTL_2 */
  329. #define ADDR_ONLY (0x1 << 1)
  330. #define AUX_EN (0x1 << 0)
  331. /* EXYNOS_DP_AUX_CH_STA */
  332. #define AUX_BUSY (0x1 << 4)
  333. #define AUX_STATUS_MASK (0xf << 0)
  334. /* EXYNOS_DP_AUX_RX_COMM */
  335. #define AUX_RX_COMM_I2C_DEFER (0x2 << 2)
  336. #define AUX_RX_COMM_AUX_DEFER (0x2 << 0)
  337. /* EXYNOS_DP_PHY_TEST */
  338. #define MACRO_RST (0x1 << 5)
  339. #define CH1_TEST (0x1 << 1)
  340. #define CH0_TEST (0x1 << 0)
  341. /* EXYNOS_DP_TRAINING_PTN_SET */
  342. #define SCRAMBLER_TYPE (0x1 << 9)
  343. #define HW_LINK_TRAINING_PATTERN (0x1 << 8)
  344. #define SCRAMBLING_DISABLE (0x1 << 5)
  345. #define SCRAMBLING_ENABLE (0x0 << 5)
  346. #define LINK_QUAL_PATTERN_SET_MASK (0x3 << 2)
  347. #define LINK_QUAL_PATTERN_SET_PRBS7 (0x3 << 2)
  348. #define LINK_QUAL_PATTERN_SET_D10_2 (0x1 << 2)
  349. #define LINK_QUAL_PATTERN_SET_DISABLE (0x0 << 2)
  350. #define SW_TRAINING_PATTERN_SET_MASK (0x3 << 0)
  351. #define SW_TRAINING_PATTERN_SET_PTN2 (0x2 << 0)
  352. #define SW_TRAINING_PATTERN_SET_PTN1 (0x1 << 0)
  353. #define SW_TRAINING_PATTERN_SET_NORMAL (0x0 << 0)
  354. /* EXYNOS_DP_TOTAL_LINE_CFG */
  355. #define TOTAL_LINE_CFG_L(x) ((x) & 0xff)
  356. #define TOTAL_LINE_CFG_H(x) ((((x) >> 8)) & 0xff)
  357. #define ACTIVE_LINE_CFG_L(x) ((x) & 0xff)
  358. #define ACTIVE_LINE_CFG_H(x) (((x) >> 8) & 0xff)
  359. #define TOTAL_PIXEL_CFG_L(x) ((x) & 0xff)
  360. #define TOTAL_PIXEL_CFG_H(x) ((((x) >> 8)) & 0xff)
  361. #define ACTIVE_PIXEL_CFG_L(x) ((x) & 0xff)
  362. #define ACTIVE_PIXEL_CFG_H(x) ((((x) >> 8)) & 0xff)
  363. #define H_F_PORCH_CFG_L(x) ((x) & 0xff)
  364. #define H_F_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff)
  365. #define H_SYNC_PORCH_CFG_L(x) ((x) & 0xff)
  366. #define H_SYNC_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff)
  367. #define H_B_PORCH_CFG_L(x) ((x) & 0xff)
  368. #define H_B_PORCH_CFG_H(x) ((((x) >> 8)) & 0xff)
  369. /* EXYNOS_DP_LN0_LINK_TRAINING_CTL */
  370. #define MAX_PRE_EMPHASIS_REACH_0 (0x1 << 5)
  371. #define PRE_EMPHASIS_SET_0_SET(x) (((x) & 0x3) << 3)
  372. #define PRE_EMPHASIS_SET_0_GET(x) (((x) >> 3) & 0x3)
  373. #define PRE_EMPHASIS_SET_0_MASK (0x3 << 3)
  374. #define PRE_EMPHASIS_SET_0_SHIFT (3)
  375. #define PRE_EMPHASIS_SET_0_LEVEL_3 (0x3 << 3)
  376. #define PRE_EMPHASIS_SET_0_LEVEL_2 (0x2 << 3)
  377. #define PRE_EMPHASIS_SET_0_LEVEL_1 (0x1 << 3)
  378. #define PRE_EMPHASIS_SET_0_LEVEL_0 (0x0 << 3)
  379. #define MAX_DRIVE_CURRENT_REACH_0 (0x1 << 2)
  380. #define DRIVE_CURRENT_SET_0_MASK (0x3 << 0)
  381. #define DRIVE_CURRENT_SET_0_SET(x) (((x) & 0x3) << 0)
  382. #define DRIVE_CURRENT_SET_0_GET(x) (((x) >> 0) & 0x3)
  383. #define DRIVE_CURRENT_SET_0_LEVEL_3 (0x3 << 0)
  384. #define DRIVE_CURRENT_SET_0_LEVEL_2 (0x2 << 0)
  385. #define DRIVE_CURRENT_SET_0_LEVEL_1 (0x1 << 0)
  386. #define DRIVE_CURRENT_SET_0_LEVEL_0 (0x0 << 0)
  387. /* EXYNOS_DP_LN1_LINK_TRAINING_CTL */
  388. #define MAX_PRE_EMPHASIS_REACH_1 (0x1 << 5)
  389. #define PRE_EMPHASIS_SET_1_SET(x) (((x) & 0x3) << 3)
  390. #define PRE_EMPHASIS_SET_1_GET(x) (((x) >> 3) & 0x3)
  391. #define PRE_EMPHASIS_SET_1_MASK (0x3 << 3)
  392. #define PRE_EMPHASIS_SET_1_SHIFT (3)
  393. #define PRE_EMPHASIS_SET_1_LEVEL_3 (0x3 << 3)
  394. #define PRE_EMPHASIS_SET_1_LEVEL_2 (0x2 << 3)
  395. #define PRE_EMPHASIS_SET_1_LEVEL_1 (0x1 << 3)
  396. #define PRE_EMPHASIS_SET_1_LEVEL_0 (0x0 << 3)
  397. #define MAX_DRIVE_CURRENT_REACH_1 (0x1 << 2)
  398. #define DRIVE_CURRENT_SET_1_MASK (0x3 << 0)
  399. #define DRIVE_CURRENT_SET_1_SET(x) (((x) & 0x3) << 0)
  400. #define DRIVE_CURRENT_SET_1_GET(x) (((x) >> 0) & 0x3)
  401. #define DRIVE_CURRENT_SET_1_LEVEL_3 (0x3 << 0)
  402. #define DRIVE_CURRENT_SET_1_LEVEL_2 (0x2 << 0)
  403. #define DRIVE_CURRENT_SET_1_LEVEL_1 (0x1 << 0)
  404. #define DRIVE_CURRENT_SET_1_LEVEL_0 (0x0 << 0)
  405. /* EXYNOS_DP_LN2_LINK_TRAINING_CTL */
  406. #define MAX_PRE_EMPHASIS_REACH_2 (0x1 << 5)
  407. #define PRE_EMPHASIS_SET_2_SET(x) (((x) & 0x3) << 3)
  408. #define PRE_EMPHASIS_SET_2_GET(x) (((x) >> 3) & 0x3)
  409. #define PRE_EMPHASIS_SET_2_MASK (0x3 << 3)
  410. #define PRE_EMPHASIS_SET_2_SHIFT (3)
  411. #define PRE_EMPHASIS_SET_2_LEVEL_3 (0x3 << 3)
  412. #define PRE_EMPHASIS_SET_2_LEVEL_2 (0x2 << 3)
  413. #define PRE_EMPHASIS_SET_2_LEVEL_1 (0x1 << 3)
  414. #define PRE_EMPHASIS_SET_2_LEVEL_0 (0x0 << 3)
  415. #define MAX_DRIVE_CURRENT_REACH_2 (0x1 << 2)
  416. #define DRIVE_CURRENT_SET_2_MASK (0x3 << 0)
  417. #define DRIVE_CURRENT_SET_2_SET(x) (((x) & 0x3) << 0)
  418. #define DRIVE_CURRENT_SET_2_GET(x) (((x) >> 0) & 0x3)
  419. #define DRIVE_CURRENT_SET_2_LEVEL_3 (0x3 << 0)
  420. #define DRIVE_CURRENT_SET_2_LEVEL_2 (0x2 << 0)
  421. #define DRIVE_CURRENT_SET_2_LEVEL_1 (0x1 << 0)
  422. #define DRIVE_CURRENT_SET_2_LEVEL_0 (0x0 << 0)
  423. /* EXYNOS_DP_LN3_LINK_TRAINING_CTL */
  424. #define MAX_PRE_EMPHASIS_REACH_3 (0x1 << 5)
  425. #define PRE_EMPHASIS_SET_3_SET(x) (((x) & 0x3) << 3)
  426. #define PRE_EMPHASIS_SET_3_GET(x) (((x) >> 3) & 0x3)
  427. #define PRE_EMPHASIS_SET_3_MASK (0x3 << 3)
  428. #define PRE_EMPHASIS_SET_3_SHIFT (3)
  429. #define PRE_EMPHASIS_SET_3_LEVEL_3 (0x3 << 3)
  430. #define PRE_EMPHASIS_SET_3_LEVEL_2 (0x2 << 3)
  431. #define PRE_EMPHASIS_SET_3_LEVEL_1 (0x1 << 3)
  432. #define PRE_EMPHASIS_SET_3_LEVEL_0 (0x0 << 3)
  433. #define MAX_DRIVE_CURRENT_REACH_3 (0x1 << 2)
  434. #define DRIVE_CURRENT_SET_3_MASK (0x3 << 0)
  435. #define DRIVE_CURRENT_SET_3_SET(x) (((x) & 0x3) << 0)
  436. #define DRIVE_CURRENT_SET_3_GET(x) (((x) >> 0) & 0x3)
  437. #define DRIVE_CURRENT_SET_3_LEVEL_3 (0x3 << 0)
  438. #define DRIVE_CURRENT_SET_3_LEVEL_2 (0x2 << 0)
  439. #define DRIVE_CURRENT_SET_3_LEVEL_1 (0x1 << 0)
  440. #define DRIVE_CURRENT_SET_3_LEVEL_0 (0x0 << 0)
  441. /* EXYNOS_DP_VIDEO_CTL_10 */
  442. #define FORMAT_SEL (0x1 << 4)
  443. #define INTERACE_SCAN_CFG (0x1 << 2)
  444. #define INTERACE_SCAN_CFG_SHIFT (2)
  445. #define VSYNC_POLARITY_CFG (0x1 << 1)
  446. #define V_S_POLARITY_CFG_SHIFT (1)
  447. #define HSYNC_POLARITY_CFG (0x1 << 0)
  448. #define H_S_POLARITY_CFG_SHIFT (0)
  449. /* EXYNOS_DP_SOC_GENERAL_CTL */
  450. #define AUDIO_MODE_SPDIF_MODE (0x1 << 8)
  451. #define AUDIO_MODE_MASTER_MODE (0x0 << 8)
  452. #define MASTER_VIDEO_INTERLACE_EN (0x1 << 4)
  453. #define VIDEO_MASTER_CLK_SEL (0x1 << 2)
  454. #define VIDEO_MASTER_MODE_EN (0x1 << 1)
  455. #define VIDEO_MODE_MASK (0x1 << 0)
  456. #define VIDEO_MODE_SLAVE_MODE (0x1 << 0)
  457. #define VIDEO_MODE_MASTER_MODE (0x0 << 0)
  458. /* EXYNOS_DP_VIDEO_CTL_1 */
  459. #define VIDEO_EN (0x1 << 7)
  460. #define HDCP_VIDEO_MUTE (0x1 << 6)
  461. /* EXYNOS_DP_VIDEO_CTL_2 */
  462. #define IN_D_RANGE_MASK (0x1 << 7)
  463. #define IN_D_RANGE_SHIFT (7)
  464. #define IN_D_RANGE_CEA (0x1 << 7)
  465. #define IN_D_RANGE_VESA (0x0 << 7)
  466. #define IN_BPC_MASK (0x7 << 4)
  467. #define IN_BPC_SHIFT (4)
  468. #define IN_BPC_12_BITS (0x3 << 4)
  469. #define IN_BPC_10_BITS (0x2 << 4)
  470. #define IN_BPC_8_BITS (0x1 << 4)
  471. #define IN_BPC_6_BITS (0x0 << 4)
  472. #define IN_COLOR_F_MASK (0x3 << 0)
  473. #define IN_COLOR_F_SHIFT (0)
  474. #define IN_COLOR_F_YCBCR444 (0x2 << 0)
  475. #define IN_COLOR_F_YCBCR422 (0x1 << 0)
  476. #define IN_COLOR_F_RGB (0x0 << 0)
  477. /* EXYNOS_DP_VIDEO_CTL_3 */
  478. #define IN_YC_COEFFI_MASK (0x1 << 7)
  479. #define IN_YC_COEFFI_SHIFT (7)
  480. #define IN_YC_COEFFI_ITU709 (0x1 << 7)
  481. #define IN_YC_COEFFI_ITU601 (0x0 << 7)
  482. #define VID_CHK_UPDATE_TYPE_MASK (0x1 << 4)
  483. #define VID_CHK_UPDATE_TYPE_SHIFT (4)
  484. #define VID_CHK_UPDATE_TYPE_1 (0x1 << 4)
  485. #define VID_CHK_UPDATE_TYPE_0 (0x0 << 4)
  486. /* EXYNOS_DP_TEST_PATTERN_GEN_EN */
  487. #define TEST_PATTERN_GEN_EN (0x1 << 0)
  488. #define TEST_PATTERN_GEN_DIS (0x0 << 0)
  489. /* EXYNOS_DP_TEST_PATTERN_GEN_CTRL */
  490. #define TEST_PATTERN_MODE_COLOR_SQUARE (0x3 << 0)
  491. #define TEST_PATTERN_MODE_BALCK_WHITE_V_LINES (0x2 << 0)
  492. #define TEST_PATTERN_MODE_COLOR_RAMP (0x1 << 0)
  493. /* EXYNOS_DP_VIDEO_CTL_4 */
  494. #define BIST_EN (0x1 << 3)
  495. #define BIST_WIDTH_MASK (0x1 << 2)
  496. #define BIST_WIDTH_BAR_32_PIXEL (0x0 << 2)
  497. #define BIST_WIDTH_BAR_64_PIXEL (0x1 << 2)
  498. #define BIST_TYPE_MASK (0x3 << 0)
  499. #define BIST_TYPE_COLOR_BAR (0x0 << 0)
  500. #define BIST_TYPE_WHITE_GRAY_BLACK_BAR (0x1 << 0)
  501. #define BIST_TYPE_MOBILE_WHITE_BAR (0x2 << 0)
  502. /* EXYNOS_DP_SYS_CTL_1 */
  503. #define DET_STA (0x1 << 2)
  504. #define FORCE_DET (0x1 << 1)
  505. #define DET_CTRL (0x1 << 0)
  506. /* EXYNOS_DP_SYS_CTL_2 */
  507. #define CHA_CRI(x) (((x) & 0xf) << 4)
  508. #define CHA_STA (0x1 << 2)
  509. #define FORCE_CHA (0x1 << 1)
  510. #define CHA_CTRL (0x1 << 0)
  511. /* EXYNOS_DP_SYS_CTL_3 */
  512. #define HPD_STATUS (0x1 << 6)
  513. #define F_HPD (0x1 << 5)
  514. #define HPD_CTRL (0x1 << 4)
  515. #define HDCP_RDY (0x1 << 3)
  516. #define STRM_VALID (0x1 << 2)
  517. #define F_VALID (0x1 << 1)
  518. #define VALID_CTRL (0x1 << 0)
  519. /* EXYNOS_DP_SYS_CTL_4 */
  520. #define FIX_M_AUD (0x1 << 4)
  521. #define ENHANCED (0x1 << 3)
  522. #define FIX_M_VID (0x1 << 2)
  523. #define M_VID_UPDATE_CTRL (0x3 << 0)
  524. /* EXYNOS_M_VID_X */
  525. #define M_VID0_CFG(x) ((x) & 0xff)
  526. #define M_VID1_CFG(x) (((x) >> 8) & 0xff)
  527. #define M_VID2_CFG(x) (((x) >> 16) & 0xff)
  528. /* EXYNOS_M_VID_X */
  529. #define N_VID0_CFG(x) ((x) & 0xff)
  530. #define N_VID1_CFG(x) (((x) >> 8) & 0xff)
  531. #define N_VID2_CFG(x) (((x) >> 16) & 0xff)
  532. /* DPCD_TRAINING_PATTERN_SET */
  533. #define DPCD_SCRAMBLING_DISABLED (0x1 << 5)
  534. #define DPCD_SCRAMBLING_ENABLED (0x0 << 5)
  535. #define DPCD_TRAINING_PATTERN_2 (0x2 << 0)
  536. #define DPCD_TRAINING_PATTERN_1 (0x1 << 0)
  537. #define DPCD_TRAINING_PATTERN_DISABLED (0x0 << 0)
  538. /* Definition for DPCD Register */
  539. #define DPCD_DPCD_REV (0x0000)
  540. #define DPCD_MAX_LINK_RATE (0x0001)
  541. #define DPCD_MAX_LANE_COUNT (0x0002)
  542. #define DPCD_LINK_BW_SET (0x0100)
  543. #define DPCD_LANE_COUNT_SET (0x0101)
  544. #define DPCD_TRAINING_PATTERN_SET (0x0102)
  545. #define DPCD_TRAINING_LANE0_SET (0x0103)
  546. #define DPCD_LANE0_1_STATUS (0x0202)
  547. #define DPCD_LN_ALIGN_UPDATED (0x0204)
  548. #define DPCD_ADJUST_REQUEST_LANE0_1 (0x0206)
  549. #define DPCD_ADJUST_REQUEST_LANE2_3 (0x0207)
  550. #define DPCD_TEST_REQUEST (0x0218)
  551. #define DPCD_TEST_RESPONSE (0x0260)
  552. #define DPCD_TEST_EDID_CHECKSUM (0x0261)
  553. #define DPCD_SINK_POWER_STATE (0x0600)
  554. /* DPCD_TEST_REQUEST */
  555. #define DPCD_TEST_EDID_READ (0x1 << 2)
  556. /* DPCD_TEST_RESPONSE */
  557. #define DPCD_TEST_EDID_CHECKSUM_WRITE (0x1 << 2)
  558. /* DPCD_SINK_POWER_STATE */
  559. #define DPCD_SET_POWER_STATE_D0 (0x1 << 0)
  560. #define DPCD_SET_POWER_STATE_D4 (0x2 << 0)
  561. /* I2C EDID Chip ID, Slave Address */
  562. #define I2C_EDID_DEVICE_ADDR (0x50)
  563. #define I2C_E_EDID_DEVICE_ADDR (0x30)
  564. #define EDID_BLOCK_LENGTH (0x80)
  565. #define EDID_HEADER_PATTERN (0x00)
  566. #define EDID_EXTENSION_FLAG (0x7e)
  567. #define EDID_CHECKSUM (0x7f)
  568. /* DPCD_LANE0_1_STATUS */
  569. #define DPCD_LANE1_SYMBOL_LOCKED (0x1 << 6)
  570. #define DPCD_LANE1_CHANNEL_EQ_DONE (0x1 << 5)
  571. #define DPCD_LANE1_CR_DONE (0x1 << 4)
  572. #define DPCD_LANE0_SYMBOL_LOCKED (0x1 << 2)
  573. #define DPCD_LANE0_CHANNEL_EQ_DONE (0x1 << 1)
  574. #define DPCD_LANE0_CR_DONE (0x1 << 0)
  575. /* DPCD_ADJUST_REQUEST_LANE0_1 */
  576. #define DPCD_PRE_EMPHASIS_LANE1_MASK (0x3 << 6)
  577. #define DPCD_PRE_EMPHASIS_LANE1(x) (((x) >> 6) & 0x3)
  578. #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_3 (0x3 << 6)
  579. #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_2 (0x2 << 6)
  580. #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_1 (0x1 << 6)
  581. #define DPCD_PRE_EMPHASIS_LANE1_LEVEL_0 (0x0 << 6)
  582. #define DPCD_VOLTAGE_SWING_LANE1_MASK (0x3 << 4)
  583. #define DPCD_VOLTAGE_SWING_LANE1(x) (((x) >> 4) & 0x3)
  584. #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_3 (0x3 << 4)
  585. #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_2 (0x2 << 4)
  586. #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_1 (0x1 << 4)
  587. #define DPCD_VOLTAGE_SWING_LANE1_LEVEL_0 (0x0 << 4)
  588. #define DPCD_PRE_EMPHASIS_LANE0_MASK (0x3 << 2)
  589. #define DPCD_PRE_EMPHASIS_LANE0(x) (((x) >> 2) & 0x3)
  590. #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_3 (0x3 << 2)
  591. #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_2 (0x2 << 2)
  592. #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_1 (0x1 << 2)
  593. #define DPCD_PRE_EMPHASIS_LANE0_LEVEL_0 (0x0 << 2)
  594. #define DPCD_VOLTAGE_SWING_LANE0_MASK (0x3 << 0)
  595. #define DPCD_VOLTAGE_SWING_LANE0(x) (((x) >> 0) & 0x3)
  596. #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_3 (0x3 << 0)
  597. #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_2 (0x2 << 0)
  598. #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_1 (0x1 << 0)
  599. #define DPCD_VOLTAGE_SWING_LANE0_LEVEL_0 (0x0 << 0)
  600. /* DPCD_ADJUST_REQUEST_LANE2_3 */
  601. #define DPCD_PRE_EMPHASIS_LANE2_MASK (0x3 << 6)
  602. #define DPCD_PRE_EMPHASIS_LANE2(x) (((x) >> 6) & 0x3)
  603. #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_3 (0x3 << 6)
  604. #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_2 (0x2 << 6)
  605. #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_1 (0x1 << 6)
  606. #define DPCD_PRE_EMPHASIS_LANE2_LEVEL_0 (0x0 << 6)
  607. #define DPCD_VOLTAGE_SWING_LANE2_MASK (0x3 << 4)
  608. #define DPCD_VOLTAGE_SWING_LANE2(x) (((x) >> 4) & 0x3)
  609. #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_3 (0x3 << 4)
  610. #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_2 (0x2 << 4)
  611. #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_1 (0x1 << 4)
  612. #define DPCD_VOLTAGE_SWING_LANE2_LEVEL_0 (0x0 << 4)
  613. #define DPCD_PRE_EMPHASIS_LANE3_MASK (0x3 << 2)
  614. #define DPCD_PRE_EMPHASIS_LANE3(x) (((x) >> 2) & 0x3)
  615. #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_3 (0x3 << 2)
  616. #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_2 (0x2 << 2)
  617. #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_1 (0x1 << 2)
  618. #define DPCD_PRE_EMPHASIS_LANE3_LEVEL_0 (0x0 << 2)
  619. #define DPCD_VOLTAGE_SWING_LANE3_MASK (0x3 << 0)
  620. #define DPCD_VOLTAGE_SWING_LANE3(x) (((x) >> 0) & 0x3)
  621. #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_3 (0x3 << 0)
  622. #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_2 (0x2 << 0)
  623. #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_1 (0x1 << 0)
  624. #define DPCD_VOLTAGE_SWING_LANE3_LEVEL_0 (0x0 << 0)
  625. /* DPCD_LANE_COUNT_SET */
  626. #define DPCD_ENHANCED_FRAME_EN (0x1 << 7)
  627. #define DPCD_LN_COUNT_SET(x) ((x) & 0x1f)
  628. /* DPCD_LANE_ALIGN__STATUS_UPDATED */
  629. #define DPCD_LINK_STATUS_UPDATED (0x1 << 7)
  630. #define DPCD_DOWNSTREAM_PORT_STATUS_CHANGED (0x1 << 6)
  631. #define DPCD_INTERLANE_ALIGN_DONE (0x1 << 0)
  632. /* DPCD_TRAINING_LANE0_SET */
  633. #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_3 (0x3 << 3)
  634. #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_2 (0x2 << 3)
  635. #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_1 (0x1 << 3)
  636. #define DPCD_PRE_EMPHASIS_SET_PATTERN_2_LEVEL_0 (0x0 << 3)
  637. #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_3 (0x3 << 0)
  638. #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_2 (0x2 << 0)
  639. #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_1 (0x1 << 0)
  640. #define DPCD_VOLTAGE_SWING_SET_PATTERN_1_LEVEL_0 (0x0 << 0)
  641. #define DPCD_REQ_ADJ_SWING (0x00)
  642. #define DPCD_REQ_ADJ_EMPHASIS (0x01)
  643. #define DP_LANE_STAT_CR_DONE (0x01 << 0)
  644. #define DP_LANE_STAT_CE_DONE (0x01 << 1)
  645. #define DP_LANE_STAT_SYM_LOCK (0x01 << 2)
  646. #endif