start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * armboot - Startup Code for XScale CPU-core
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
  9. * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
  10. * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  13. * Copyright (C) 2003 Kshitij <kshitij@ti.com>
  14. * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
  15. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  16. * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
  17. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  18. *
  19. * SPDX-License-Identifier: GPL-2.0+
  20. */
  21. #include <asm-offsets.h>
  22. #include <config.h>
  23. #include <version.h>
  24. #ifdef CONFIG_CPU_PXA25X
  25. #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
  26. #error "Init SP address must be set to 0xfffff800 for PXA250"
  27. #endif
  28. #endif
  29. .globl _start
  30. _start: b reset
  31. #ifdef CONFIG_SPL_BUILD
  32. ldr pc, _hang
  33. ldr pc, _hang
  34. ldr pc, _hang
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. _hang:
  40. .word do_hang
  41. .word 0x12345678
  42. .word 0x12345678
  43. .word 0x12345678
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678 /* now 16*4=64 */
  48. #else
  49. ldr pc, _undefined_instruction
  50. ldr pc, _software_interrupt
  51. ldr pc, _prefetch_abort
  52. ldr pc, _data_abort
  53. ldr pc, _not_used
  54. ldr pc, _irq
  55. ldr pc, _fiq
  56. _undefined_instruction: .word undefined_instruction
  57. _software_interrupt: .word software_interrupt
  58. _prefetch_abort: .word prefetch_abort
  59. _data_abort: .word data_abort
  60. _not_used: .word not_used
  61. _irq: .word irq
  62. _fiq: .word fiq
  63. _pad: .word 0x12345678 /* now 16*4=64 */
  64. #endif /* CONFIG_SPL_BUILD */
  65. .global _end_vect
  66. _end_vect:
  67. .balignl 16,0xdeadbeef
  68. /*
  69. *************************************************************************
  70. *
  71. * Startup Code (reset vector)
  72. *
  73. * do important init only if we don't start from memory!
  74. * setup Memory and board specific bits prior to relocation.
  75. * relocate armboot to ram
  76. * setup stack
  77. *
  78. *************************************************************************
  79. */
  80. .globl _TEXT_BASE
  81. _TEXT_BASE:
  82. #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
  83. .word CONFIG_SPL_TEXT_BASE
  84. #else
  85. .word CONFIG_SYS_TEXT_BASE
  86. #endif
  87. /*
  88. * These are defined in the board-specific linker script.
  89. * Subtracting _start from them lets the linker put their
  90. * relative position in the executable instead of leaving
  91. * them null.
  92. */
  93. .globl _bss_start_ofs
  94. _bss_start_ofs:
  95. .word __bss_start - _start
  96. .globl _bss_end_ofs
  97. _bss_end_ofs:
  98. .word __bss_end - _start
  99. .globl _end_ofs
  100. _end_ofs:
  101. .word _end - _start
  102. #ifdef CONFIG_USE_IRQ
  103. /* IRQ stack memory (calculated at run-time) */
  104. .globl IRQ_STACK_START
  105. IRQ_STACK_START:
  106. .word 0x0badc0de
  107. /* IRQ stack memory (calculated at run-time) */
  108. .globl FIQ_STACK_START
  109. FIQ_STACK_START:
  110. .word 0x0badc0de
  111. #endif
  112. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  113. .globl IRQ_STACK_START_IN
  114. IRQ_STACK_START_IN:
  115. .word 0x0badc0de
  116. /*
  117. * the actual reset code
  118. */
  119. reset:
  120. /*
  121. * set the cpu to SVC32 mode
  122. */
  123. mrs r0,cpsr
  124. bic r0,r0,#0x1f
  125. orr r0,r0,#0xd3
  126. msr cpsr,r0
  127. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  128. bl cpu_init_crit
  129. #endif
  130. #ifdef CONFIG_CPU_PXA25X
  131. bl lock_cache_for_stack
  132. #endif
  133. bl _main
  134. /*------------------------------------------------------------------------------*/
  135. .globl c_runtime_cpu_setup
  136. c_runtime_cpu_setup:
  137. #ifdef CONFIG_CPU_PXA25X
  138. /*
  139. * Unlock (actually, disable) the cache now that board_init_f
  140. * is done. We could do this earlier but we would need to add
  141. * a new C runtime hook, whereas c_runtime_cpu_setup already
  142. * exists.
  143. * As this routine is just a call to cpu_init_crit, let us
  144. * tail-optimize and do a simple branch here.
  145. */
  146. b cpu_init_crit
  147. #else
  148. bx lr
  149. #endif
  150. /*
  151. *************************************************************************
  152. *
  153. * CPU_init_critical registers
  154. *
  155. * setup important registers
  156. * setup memory timing
  157. *
  158. *************************************************************************
  159. */
  160. #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
  161. cpu_init_crit:
  162. /*
  163. * flush v4 I/D caches
  164. */
  165. mov r0, #0
  166. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  167. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  168. /*
  169. * disable MMU stuff and caches
  170. */
  171. mrc p15, 0, r0, c1, c0, 0
  172. bic r0, r0, #0x00003300 @ clear bits 13:12, 9:8 (--VI --RS)
  173. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  174. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  175. mcr p15, 0, r0, c1, c0, 0
  176. mov pc, lr /* back to my caller */
  177. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
  178. #ifndef CONFIG_SPL_BUILD
  179. /*
  180. *************************************************************************
  181. *
  182. * Interrupt handling
  183. *
  184. *************************************************************************
  185. */
  186. @
  187. @ IRQ stack frame.
  188. @
  189. #define S_FRAME_SIZE 72
  190. #define S_OLD_R0 68
  191. #define S_PSR 64
  192. #define S_PC 60
  193. #define S_LR 56
  194. #define S_SP 52
  195. #define S_IP 48
  196. #define S_FP 44
  197. #define S_R10 40
  198. #define S_R9 36
  199. #define S_R8 32
  200. #define S_R7 28
  201. #define S_R6 24
  202. #define S_R5 20
  203. #define S_R4 16
  204. #define S_R3 12
  205. #define S_R2 8
  206. #define S_R1 4
  207. #define S_R0 0
  208. #define MODE_SVC 0x13
  209. #define I_BIT 0x80
  210. /*
  211. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  212. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  213. */
  214. .macro bad_save_user_regs
  215. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  216. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  217. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  218. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  219. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  220. add r5, sp, #S_SP
  221. mov r1, lr
  222. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  223. mov r0, sp @ save current stack into r0 (param register)
  224. .endm
  225. .macro irq_save_user_regs
  226. sub sp, sp, #S_FRAME_SIZE
  227. stmia sp, {r0 - r12} @ Calling r0-r12
  228. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  229. stmdb r8, {sp, lr}^ @ Calling SP, LR
  230. str lr, [r8, #0] @ Save calling PC
  231. mrs r6, spsr
  232. str r6, [r8, #4] @ Save CPSR
  233. str r0, [r8, #8] @ Save OLD_R0
  234. mov r0, sp
  235. .endm
  236. .macro irq_restore_user_regs
  237. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  238. mov r0, r0
  239. ldr lr, [sp, #S_PC] @ Get PC
  240. add sp, sp, #S_FRAME_SIZE
  241. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  242. .endm
  243. .macro get_bad_stack
  244. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  245. str lr, [r13] @ save caller lr in position 0 of saved stack
  246. mrs lr, spsr @ get the spsr
  247. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  248. mov r13, #MODE_SVC @ prepare SVC-Mode
  249. @ msr spsr_c, r13
  250. msr spsr, r13 @ switch modes, make sure moves will execute
  251. mov lr, pc @ capture return pc
  252. movs pc, lr @ jump to next instruction & switch modes.
  253. .endm
  254. .macro get_bad_stack_swi
  255. sub r13, r13, #4 @ space on current stack for scratch reg.
  256. str r0, [r13] @ save R0's value.
  257. ldr r0, IRQ_STACK_START_IN @ get data regions start
  258. str lr, [r0] @ save caller lr in position 0 of saved stack
  259. mrs lr, spsr @ get the spsr
  260. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  261. ldr lr, [r0] @ restore lr
  262. ldr r0, [r13] @ restore r0
  263. add r13, r13, #4 @ pop stack entry
  264. .endm
  265. .macro get_irq_stack @ setup IRQ stack
  266. ldr sp, IRQ_STACK_START
  267. .endm
  268. .macro get_fiq_stack @ setup FIQ stack
  269. ldr sp, FIQ_STACK_START
  270. .endm
  271. #endif /* CONFIG_SPL_BUILD */
  272. /*
  273. * exception handlers
  274. */
  275. #ifdef CONFIG_SPL_BUILD
  276. .align 5
  277. do_hang:
  278. ldr sp, _TEXT_BASE /* use 32 words about stack */
  279. bl hang /* hang and never return */
  280. #else /* !CONFIG_SPL_BUILD */
  281. .align 5
  282. undefined_instruction:
  283. get_bad_stack
  284. bad_save_user_regs
  285. bl do_undefined_instruction
  286. .align 5
  287. software_interrupt:
  288. get_bad_stack_swi
  289. bad_save_user_regs
  290. bl do_software_interrupt
  291. .align 5
  292. prefetch_abort:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_prefetch_abort
  296. .align 5
  297. data_abort:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_data_abort
  301. .align 5
  302. not_used:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_not_used
  306. #ifdef CONFIG_USE_IRQ
  307. .align 5
  308. irq:
  309. get_irq_stack
  310. irq_save_user_regs
  311. bl do_irq
  312. irq_restore_user_regs
  313. .align 5
  314. fiq:
  315. get_fiq_stack
  316. /* someone ought to write a more effiction fiq_save_user_regs */
  317. irq_save_user_regs
  318. bl do_fiq
  319. irq_restore_user_regs
  320. #else
  321. .align 5
  322. irq:
  323. get_bad_stack
  324. bad_save_user_regs
  325. bl do_irq
  326. .align 5
  327. fiq:
  328. get_bad_stack
  329. bad_save_user_regs
  330. bl do_fiq
  331. #endif
  332. .align 5
  333. #endif /* CONFIG_SPL_BUILD */
  334. /*
  335. * Enable MMU to use DCache as DRAM.
  336. *
  337. * This is useful on PXA25x and PXA26x in early bootstages, where there is no
  338. * other possible memory available to hold stack.
  339. */
  340. #ifdef CONFIG_CPU_PXA25X
  341. .macro CPWAIT reg
  342. mrc p15, 0, \reg, c2, c0, 0
  343. mov \reg, \reg
  344. sub pc, pc, #4
  345. .endm
  346. lock_cache_for_stack:
  347. /* Domain access -- enable for all CPs */
  348. ldr r0, =0x0000ffff
  349. mcr p15, 0, r0, c3, c0, 0
  350. /* Point TTBR to MMU table */
  351. ldr r0, =mmutable
  352. mcr p15, 0, r0, c2, c0, 0
  353. /* Kick in MMU, ICache, DCache, BTB */
  354. mrc p15, 0, r0, c1, c0, 0
  355. bic r0, #0x1b00
  356. bic r0, #0x0087
  357. orr r0, #0x1800
  358. orr r0, #0x0005
  359. mcr p15, 0, r0, c1, c0, 0
  360. CPWAIT r0
  361. /* Unlock Icache, Dcache */
  362. mcr p15, 0, r0, c9, c1, 1
  363. mcr p15, 0, r0, c9, c2, 1
  364. /* Flush Icache, Dcache, BTB */
  365. mcr p15, 0, r0, c7, c7, 0
  366. /* Unlock I-TLB, D-TLB */
  367. mcr p15, 0, r0, c10, c4, 1
  368. mcr p15, 0, r0, c10, c8, 1
  369. /* Flush TLB */
  370. mcr p15, 0, r0, c8, c7, 0
  371. /* Allocate 4096 bytes of Dcache as RAM */
  372. /* Drain pending loads and stores */
  373. mcr p15, 0, r0, c7, c10, 4
  374. mov r4, #0x00
  375. mov r5, #0x00
  376. mov r2, #0x01
  377. mcr p15, 0, r0, c9, c2, 0
  378. CPWAIT r0
  379. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  380. mov r0, #128
  381. ldr r1, =0xfffff000
  382. alloc:
  383. mcr p15, 0, r1, c7, c2, 5
  384. /* Drain pending loads and stores */
  385. mcr p15, 0, r0, c7, c10, 4
  386. strd r4, [r1], #8
  387. strd r4, [r1], #8
  388. strd r4, [r1], #8
  389. strd r4, [r1], #8
  390. subs r0, #0x01
  391. bne alloc
  392. /* Drain pending loads and stores */
  393. mcr p15, 0, r0, c7, c10, 4
  394. mov r2, #0x00
  395. mcr p15, 0, r2, c9, c2, 0
  396. CPWAIT r0
  397. mov pc, lr
  398. .section .mmutable, "a"
  399. mmutable:
  400. .align 14
  401. /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
  402. .set __base, 0
  403. .rept 0xfff
  404. .word (__base << 20) | 0xc12
  405. .set __base, __base + 1
  406. .endr
  407. /* 0xfff00000 : 1:1, cached mapping */
  408. .word (0xfff << 20) | 0x1c1e
  409. #endif /* CONFIG_CPU_PXA25X */