123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396 |
- /*
- * Copyright (C) 2007 Atmel Corporation
- *
- * SPDX-License-Identifier: GPL-2.0+
- */
- #include <common.h>
- #include <clk.h>
- #include <dm.h>
- #include <fdtdec.h>
- #include <spi.h>
- #include <malloc.h>
- #include <wait_bit.h>
- #include <asm/io.h>
- #include <asm/arch/clk.h>
- #include <asm/arch/hardware.h>
- #ifdef CONFIG_DM_SPI
- #include <asm/arch/at91_spi.h>
- #endif
- #ifdef CONFIG_DM_GPIO
- #include <asm/gpio.h>
- #endif
- DECLARE_GLOBAL_DATA_PTR;
- /* Register offsets */
- #define ATMEL_SPI_CR 0x0000
- #define ATMEL_SPI_MR 0x0004
- #define ATMEL_SPI_RDR 0x0008
- #define ATMEL_SPI_TDR 0x000c
- #define ATMEL_SPI_SR 0x0010
- #define ATMEL_SPI_IER 0x0014
- #define ATMEL_SPI_IDR 0x0018
- #define ATMEL_SPI_IMR 0x001c
- #define ATMEL_SPI_CSR(x) (0x0030 + 4 * (x))
- #define ATMEL_SPI_VERSION 0x00fc
- /* Bits in CR */
- #define ATMEL_SPI_CR_SPIEN BIT(0)
- #define ATMEL_SPI_CR_SPIDIS BIT(1)
- #define ATMEL_SPI_CR_SWRST BIT(7)
- #define ATMEL_SPI_CR_LASTXFER BIT(24)
- /* Bits in MR */
- #define ATMEL_SPI_MR_MSTR BIT(0)
- #define ATMEL_SPI_MR_PS BIT(1)
- #define ATMEL_SPI_MR_PCSDEC BIT(2)
- #define ATMEL_SPI_MR_FDIV BIT(3)
- #define ATMEL_SPI_MR_MODFDIS BIT(4)
- #define ATMEL_SPI_MR_WDRBT BIT(5)
- #define ATMEL_SPI_MR_LLB BIT(7)
- #define ATMEL_SPI_MR_PCS(x) (((x) & 15) << 16)
- #define ATMEL_SPI_MR_DLYBCS(x) ((x) << 24)
- /* Bits in RDR */
- #define ATMEL_SPI_RDR_RD(x) (x)
- #define ATMEL_SPI_RDR_PCS(x) ((x) << 16)
- /* Bits in TDR */
- #define ATMEL_SPI_TDR_TD(x) (x)
- #define ATMEL_SPI_TDR_PCS(x) ((x) << 16)
- #define ATMEL_SPI_TDR_LASTXFER BIT(24)
- /* Bits in SR/IER/IDR/IMR */
- #define ATMEL_SPI_SR_RDRF BIT(0)
- #define ATMEL_SPI_SR_TDRE BIT(1)
- #define ATMEL_SPI_SR_MODF BIT(2)
- #define ATMEL_SPI_SR_OVRES BIT(3)
- #define ATMEL_SPI_SR_ENDRX BIT(4)
- #define ATMEL_SPI_SR_ENDTX BIT(5)
- #define ATMEL_SPI_SR_RXBUFF BIT(6)
- #define ATMEL_SPI_SR_TXBUFE BIT(7)
- #define ATMEL_SPI_SR_NSSR BIT(8)
- #define ATMEL_SPI_SR_TXEMPTY BIT(9)
- #define ATMEL_SPI_SR_SPIENS BIT(16)
- /* Bits in CSRx */
- #define ATMEL_SPI_CSR_CPOL BIT(0)
- #define ATMEL_SPI_CSR_NCPHA BIT(1)
- #define ATMEL_SPI_CSR_CSAAT BIT(3)
- #define ATMEL_SPI_CSR_BITS(x) ((x) << 4)
- #define ATMEL_SPI_CSR_SCBR(x) ((x) << 8)
- #define ATMEL_SPI_CSR_SCBR_MAX GENMASK(7, 0)
- #define ATMEL_SPI_CSR_DLYBS(x) ((x) << 16)
- #define ATMEL_SPI_CSR_DLYBCT(x) ((x) << 24)
- /* Bits in VERSION */
- #define ATMEL_SPI_VERSION_REV(x) ((x) & 0xfff)
- #define ATMEL_SPI_VERSION_MFN(x) ((x) << 16)
- /* Constants for CSRx:BITS */
- #define ATMEL_SPI_BITS_8 0
- #define ATMEL_SPI_BITS_9 1
- #define ATMEL_SPI_BITS_10 2
- #define ATMEL_SPI_BITS_11 3
- #define ATMEL_SPI_BITS_12 4
- #define ATMEL_SPI_BITS_13 5
- #define ATMEL_SPI_BITS_14 6
- #define ATMEL_SPI_BITS_15 7
- #define ATMEL_SPI_BITS_16 8
- #define MAX_CS_COUNT 4
- struct atmel_spi_slave {
- void *regs;
- u32 mr;
- };
- struct atmel_spi_platdata {
- struct at91_spi *regs;
- };
- struct atmel_spi_priv {
- unsigned int freq; /* Default frequency */
- unsigned int mode;
- ulong bus_clk_rate;
- #ifdef CONFIG_DM_GPIO
- struct gpio_desc cs_gpios[MAX_CS_COUNT];
- #endif
- };
- static int atmel_spi_claim_bus(struct udevice *dev)
- {
- struct udevice *bus = dev_get_parent(dev);
- struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
- struct at91_spi *reg_base = bus_plat->regs;
- u32 cs = slave_plat->cs;
- u32 freq = priv->freq;
- u32 scbr, csrx, mode;
- scbr = (priv->bus_clk_rate + freq - 1) / freq;
- if (scbr > ATMEL_SPI_CSR_SCBR_MAX)
- return -EINVAL;
- if (scbr < 1)
- scbr = 1;
- csrx = ATMEL_SPI_CSR_SCBR(scbr);
- csrx |= ATMEL_SPI_CSR_BITS(ATMEL_SPI_BITS_8);
- if (!(priv->mode & SPI_CPHA))
- csrx |= ATMEL_SPI_CSR_NCPHA;
- if (priv->mode & SPI_CPOL)
- csrx |= ATMEL_SPI_CSR_CPOL;
- writel(csrx, ®_base->csr[cs]);
- mode = ATMEL_SPI_MR_MSTR |
- ATMEL_SPI_MR_MODFDIS |
- ATMEL_SPI_MR_WDRBT |
- ATMEL_SPI_MR_PCS(~(1 << cs));
- writel(mode, ®_base->mr);
- writel(ATMEL_SPI_CR_SPIEN, ®_base->cr);
- return 0;
- }
- static int atmel_spi_release_bus(struct udevice *dev)
- {
- struct udevice *bus = dev_get_parent(dev);
- struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
- writel(ATMEL_SPI_CR_SPIDIS, &bus_plat->regs->cr);
- return 0;
- }
- static void atmel_spi_cs_activate(struct udevice *dev)
- {
- #ifdef CONFIG_DM_GPIO
- struct udevice *bus = dev_get_parent(dev);
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
- u32 cs = slave_plat->cs;
- if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
- return;
- dm_gpio_set_value(&priv->cs_gpios[cs], 0);
- #endif
- }
- static void atmel_spi_cs_deactivate(struct udevice *dev)
- {
- #ifdef CONFIG_DM_GPIO
- struct udevice *bus = dev_get_parent(dev);
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
- u32 cs = slave_plat->cs;
- if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
- return;
- dm_gpio_set_value(&priv->cs_gpios[cs], 1);
- #endif
- }
- static int atmel_spi_xfer(struct udevice *dev, unsigned int bitlen,
- const void *dout, void *din, unsigned long flags)
- {
- struct udevice *bus = dev_get_parent(dev);
- struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
- struct at91_spi *reg_base = bus_plat->regs;
- u32 len_tx, len_rx, len;
- u32 status;
- const u8 *txp = dout;
- u8 *rxp = din;
- u8 value;
- if (bitlen == 0)
- goto out;
- /*
- * The controller can do non-multiple-of-8 bit
- * transfers, but this driver currently doesn't support it.
- *
- * It's also not clear how such transfers are supposed to be
- * represented as a stream of bytes...this is a limitation of
- * the current SPI interface.
- */
- if (bitlen % 8) {
- /* Errors always terminate an ongoing transfer */
- flags |= SPI_XFER_END;
- goto out;
- }
- len = bitlen / 8;
- /*
- * The controller can do automatic CS control, but it is
- * somewhat quirky, and it doesn't really buy us much anyway
- * in the context of U-Boot.
- */
- if (flags & SPI_XFER_BEGIN) {
- atmel_spi_cs_activate(dev);
- /*
- * sometimes the RDR is not empty when we get here,
- * in theory that should not happen, but it DOES happen.
- * Read it here to be on the safe side.
- * That also clears the OVRES flag. Required if the
- * following loop exits due to OVRES!
- */
- readl(®_base->rdr);
- }
- for (len_tx = 0, len_rx = 0; len_rx < len; ) {
- status = readl(®_base->sr);
- if (status & ATMEL_SPI_SR_OVRES)
- return -1;
- if ((len_tx < len) && (status & ATMEL_SPI_SR_TDRE)) {
- if (txp)
- value = *txp++;
- else
- value = 0;
- writel(value, ®_base->tdr);
- len_tx++;
- }
- if (status & ATMEL_SPI_SR_RDRF) {
- value = readl(®_base->rdr);
- if (rxp)
- *rxp++ = value;
- len_rx++;
- }
- }
- out:
- if (flags & SPI_XFER_END) {
- /*
- * Wait until the transfer is completely done before
- * we deactivate CS.
- */
- wait_for_bit_le32(®_base->sr,
- ATMEL_SPI_SR_TXEMPTY, true, 1000, false);
- atmel_spi_cs_deactivate(dev);
- }
- return 0;
- }
- static int atmel_spi_set_speed(struct udevice *bus, uint speed)
- {
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- priv->freq = speed;
- return 0;
- }
- static int atmel_spi_set_mode(struct udevice *bus, uint mode)
- {
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- priv->mode = mode;
- return 0;
- }
- static const struct dm_spi_ops atmel_spi_ops = {
- .claim_bus = atmel_spi_claim_bus,
- .release_bus = atmel_spi_release_bus,
- .xfer = atmel_spi_xfer,
- .set_speed = atmel_spi_set_speed,
- .set_mode = atmel_spi_set_mode,
- /*
- * cs_info is not needed, since we require all chip selects to be
- * in the device tree explicitly
- */
- };
- static int atmel_spi_enable_clk(struct udevice *bus)
- {
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- struct clk clk;
- ulong clk_rate;
- int ret;
- ret = clk_get_by_index(bus, 0, &clk);
- if (ret)
- return -EINVAL;
- ret = clk_enable(&clk);
- if (ret)
- return ret;
- clk_rate = clk_get_rate(&clk);
- if (!clk_rate)
- return -EINVAL;
- priv->bus_clk_rate = clk_rate;
- clk_free(&clk);
- return 0;
- }
- static int atmel_spi_probe(struct udevice *bus)
- {
- struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
- int ret;
- ret = atmel_spi_enable_clk(bus);
- if (ret)
- return ret;
- bus_plat->regs = (struct at91_spi *)devfdt_get_addr(bus);
- #ifdef CONFIG_DM_GPIO
- struct atmel_spi_priv *priv = dev_get_priv(bus);
- int i;
- ret = gpio_request_list_by_name(bus, "cs-gpios", priv->cs_gpios,
- ARRAY_SIZE(priv->cs_gpios), 0);
- if (ret < 0) {
- pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
- return ret;
- }
- for (i = 0; i < ARRAY_SIZE(priv->cs_gpios); i++) {
- if (!dm_gpio_is_valid(&priv->cs_gpios[i]))
- continue;
- dm_gpio_set_dir_flags(&priv->cs_gpios[i],
- GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
- }
- #endif
- writel(ATMEL_SPI_CR_SWRST, &bus_plat->regs->cr);
- return 0;
- }
- static const struct udevice_id atmel_spi_ids[] = {
- { .compatible = "atmel,at91rm9200-spi" },
- { }
- };
- U_BOOT_DRIVER(atmel_spi) = {
- .name = "atmel_spi",
- .id = UCLASS_SPI,
- .of_match = atmel_spi_ids,
- .ops = &atmel_spi_ops,
- .platdata_auto_alloc_size = sizeof(struct atmel_spi_platdata),
- .priv_auto_alloc_size = sizeof(struct atmel_spi_priv),
- .probe = atmel_spi_probe,
- };
|