cache.h 563 B

12345678910111213141516171819202122
  1. /*
  2. * Copyright (c) 2011 The Chromium OS Authors.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __MIPS_CACHE_H__
  7. #define __MIPS_CACHE_H__
  8. #define L1_CACHE_SHIFT CONFIG_MIPS_L1_CACHE_SHIFT
  9. #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
  10. #define ARCH_DMA_MINALIGN (L1_CACHE_BYTES)
  11. /*
  12. * CONFIG_SYS_CACHELINE_SIZE is still used in various drivers primarily for
  13. * DMA buffer alignment. Satisfy those drivers by providing it as a synonym
  14. * of ARCH_DMA_MINALIGN for now.
  15. */
  16. #define CONFIG_SYS_CACHELINE_SIZE ARCH_DMA_MINALIGN
  17. #endif /* __MIPS_CACHE_H__ */