marvell.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Marvell PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <phy.h>
  12. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  13. /* 88E1011 PHY Status Register */
  14. #define MIIM_88E1xxx_PHY_STATUS 0x11
  15. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  16. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  17. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  18. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  19. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  20. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  21. #define MIIM_88E1xxx_PHY_SCR 0x10
  22. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  23. /* 88E1111 PHY LED Control Register */
  24. #define MIIM_88E1111_PHY_LED_CONTROL 24
  25. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  26. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  27. /* 88E1111 Extended PHY Specific Control Register */
  28. #define MIIM_88E1111_PHY_EXT_CR 0x14
  29. #define MIIM_88E1111_RX_DELAY 0x80
  30. #define MIIM_88E1111_TX_DELAY 0x2
  31. /* 88E1111 Extended PHY Specific Status Register */
  32. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  33. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  34. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  35. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  36. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  37. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  38. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  39. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  40. #define MIIM_88E1111_COPPER 0
  41. #define MIIM_88E1111_FIBER 1
  42. /* 88E1118 PHY defines */
  43. #define MIIM_88E1118_PHY_PAGE 22
  44. #define MIIM_88E1118_PHY_LED_PAGE 3
  45. /* 88E1121 PHY LED Control Register */
  46. #define MIIM_88E1121_PHY_LED_CTRL 16
  47. #define MIIM_88E1121_PHY_LED_PAGE 3
  48. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  49. /* 88E1121 PHY IRQ Enable/Status Register */
  50. #define MIIM_88E1121_PHY_IRQ_EN 18
  51. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  52. #define MIIM_88E1121_PHY_PAGE 22
  53. /* 88E1145 Extended PHY Specific Control Register */
  54. #define MIIM_88E1145_PHY_EXT_CR 20
  55. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  56. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  57. #define MIIM_88E1145_PHY_LED_CONTROL 24
  58. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  59. #define MIIM_88E1145_PHY_PAGE 29
  60. #define MIIM_88E1145_PHY_CAL_OV 30
  61. #define MIIM_88E1149_PHY_PAGE 29
  62. /* 88E1310 PHY defines */
  63. #define MIIM_88E1310_PHY_LED_CTRL 16
  64. #define MIIM_88E1310_PHY_IRQ_EN 18
  65. #define MIIM_88E1310_PHY_RGMII_CTRL 21
  66. #define MIIM_88E1310_PHY_PAGE 22
  67. /* Marvell 88E1011S */
  68. static int m88e1011s_config(struct phy_device *phydev)
  69. {
  70. /* Reset and configure the PHY */
  71. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  72. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  73. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  74. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  75. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  76. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  77. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  78. genphy_config_aneg(phydev);
  79. return 0;
  80. }
  81. /* Parse the 88E1011's status register for speed and duplex
  82. * information
  83. */
  84. static uint m88e1xxx_parse_status(struct phy_device *phydev)
  85. {
  86. unsigned int speed;
  87. unsigned int mii_reg;
  88. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  89. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  90. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  91. int i = 0;
  92. puts("Waiting for PHY realtime link");
  93. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  94. /* Timeout reached ? */
  95. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  96. puts(" TIMEOUT !\n");
  97. phydev->link = 0;
  98. break;
  99. }
  100. if ((i++ % 1000) == 0)
  101. putc('.');
  102. udelay(1000);
  103. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  104. MIIM_88E1xxx_PHY_STATUS);
  105. }
  106. puts(" done\n");
  107. udelay(500000); /* another 500 ms (results in faster booting) */
  108. } else {
  109. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  110. phydev->link = 1;
  111. else
  112. phydev->link = 0;
  113. }
  114. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  115. phydev->duplex = DUPLEX_FULL;
  116. else
  117. phydev->duplex = DUPLEX_HALF;
  118. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  119. switch (speed) {
  120. case MIIM_88E1xxx_PHYSTAT_GBIT:
  121. phydev->speed = SPEED_1000;
  122. break;
  123. case MIIM_88E1xxx_PHYSTAT_100:
  124. phydev->speed = SPEED_100;
  125. break;
  126. default:
  127. phydev->speed = SPEED_10;
  128. break;
  129. }
  130. return 0;
  131. }
  132. static int m88e1011s_startup(struct phy_device *phydev)
  133. {
  134. genphy_update_link(phydev);
  135. m88e1xxx_parse_status(phydev);
  136. return 0;
  137. }
  138. /* Marvell 88E1111S */
  139. static int m88e1111s_config(struct phy_device *phydev)
  140. {
  141. int reg;
  142. int timeout;
  143. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  144. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  145. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  146. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  147. reg = phy_read(phydev,
  148. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  149. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  150. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  151. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  152. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  153. reg &= ~MIIM_88E1111_TX_DELAY;
  154. reg |= MIIM_88E1111_RX_DELAY;
  155. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  156. reg &= ~MIIM_88E1111_RX_DELAY;
  157. reg |= MIIM_88E1111_TX_DELAY;
  158. }
  159. phy_write(phydev,
  160. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  161. reg = phy_read(phydev,
  162. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  163. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  164. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  165. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  166. else
  167. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  168. phy_write(phydev,
  169. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  170. }
  171. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  172. reg = phy_read(phydev,
  173. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  174. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  175. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  176. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  177. phy_write(phydev, MDIO_DEVAD_NONE,
  178. MIIM_88E1111_PHY_EXT_SR, reg);
  179. }
  180. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  181. reg = phy_read(phydev,
  182. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  183. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  184. phy_write(phydev,
  185. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  186. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  187. MIIM_88E1111_PHY_EXT_SR);
  188. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  189. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  190. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  191. phy_write(phydev, MDIO_DEVAD_NONE,
  192. MIIM_88E1111_PHY_EXT_SR, reg);
  193. /* soft reset */
  194. timeout = 1000;
  195. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  196. udelay(1000);
  197. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  198. while ((reg & BMCR_RESET) && --timeout) {
  199. udelay(1000);
  200. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  201. }
  202. if (!timeout)
  203. printf("%s: phy soft reset timeout\n", __func__);
  204. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  205. MIIM_88E1111_PHY_EXT_SR);
  206. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  207. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  208. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  209. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  210. phy_write(phydev, MDIO_DEVAD_NONE,
  211. MIIM_88E1111_PHY_EXT_SR, reg);
  212. }
  213. /* soft reset */
  214. timeout = 1000;
  215. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  216. udelay(1000);
  217. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  218. while ((reg & BMCR_RESET) && --timeout) {
  219. udelay(1000);
  220. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  221. }
  222. if (!timeout)
  223. printf("%s: phy soft reset timeout\n", __func__);
  224. genphy_config_aneg(phydev);
  225. phy_reset(phydev);
  226. return 0;
  227. }
  228. /* Marvell 88E1118 */
  229. static int m88e1118_config(struct phy_device *phydev)
  230. {
  231. /* Change Page Number */
  232. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  233. /* Delay RGMII TX and RX */
  234. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  235. /* Change Page Number */
  236. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  237. /* Adjust LED control */
  238. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  239. /* Change Page Number */
  240. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  241. genphy_config_aneg(phydev);
  242. phy_reset(phydev);
  243. return 0;
  244. }
  245. static int m88e1118_startup(struct phy_device *phydev)
  246. {
  247. /* Change Page Number */
  248. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  249. genphy_update_link(phydev);
  250. m88e1xxx_parse_status(phydev);
  251. return 0;
  252. }
  253. /* Marvell 88E1121R */
  254. static int m88e1121_config(struct phy_device *phydev)
  255. {
  256. int pg;
  257. /* Configure the PHY */
  258. genphy_config_aneg(phydev);
  259. /* Switch the page to access the led register */
  260. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  261. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  262. MIIM_88E1121_PHY_LED_PAGE);
  263. /* Configure leds */
  264. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  265. MIIM_88E1121_PHY_LED_DEF);
  266. /* Restore the page pointer */
  267. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  268. /* Disable IRQs and de-assert interrupt */
  269. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  270. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  271. return 0;
  272. }
  273. /* Marvell 88E1145 */
  274. static int m88e1145_config(struct phy_device *phydev)
  275. {
  276. int reg;
  277. /* Errata E0, E1 */
  278. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  279. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  280. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  281. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  282. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  283. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  284. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  285. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  286. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  287. MIIM_M88E1145_RGMII_TX_DELAY;
  288. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  289. genphy_config_aneg(phydev);
  290. phy_reset(phydev);
  291. return 0;
  292. }
  293. static int m88e1145_startup(struct phy_device *phydev)
  294. {
  295. genphy_update_link(phydev);
  296. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  297. MIIM_88E1145_PHY_LED_DIRECT);
  298. m88e1xxx_parse_status(phydev);
  299. return 0;
  300. }
  301. /* Marvell 88E1149S */
  302. static int m88e1149_config(struct phy_device *phydev)
  303. {
  304. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  305. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  306. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  307. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  308. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  309. genphy_config_aneg(phydev);
  310. phy_reset(phydev);
  311. return 0;
  312. }
  313. /* Marvell 88E1310 */
  314. static int m88e1310_config(struct phy_device *phydev)
  315. {
  316. u16 reg;
  317. /* LED link and activity */
  318. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  319. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
  320. reg = (reg & ~0xf) | 0x1;
  321. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
  322. /* Set LED2/INT to INT mode, low active */
  323. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  324. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
  325. reg = (reg & 0x77ff) | 0x0880;
  326. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
  327. /* Set RGMII delay */
  328. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
  329. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
  330. reg |= 0x0030;
  331. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
  332. /* Ensure to return to page 0 */
  333. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
  334. genphy_config_aneg(phydev);
  335. phy_reset(phydev);
  336. return 0;
  337. }
  338. static struct phy_driver M88E1011S_driver = {
  339. .name = "Marvell 88E1011S",
  340. .uid = 0x1410c60,
  341. .mask = 0xffffff0,
  342. .features = PHY_GBIT_FEATURES,
  343. .config = &m88e1011s_config,
  344. .startup = &m88e1011s_startup,
  345. .shutdown = &genphy_shutdown,
  346. };
  347. static struct phy_driver M88E1111S_driver = {
  348. .name = "Marvell 88E1111S",
  349. .uid = 0x1410cc0,
  350. .mask = 0xffffff0,
  351. .features = PHY_GBIT_FEATURES,
  352. .config = &m88e1111s_config,
  353. .startup = &m88e1011s_startup,
  354. .shutdown = &genphy_shutdown,
  355. };
  356. static struct phy_driver M88E1118_driver = {
  357. .name = "Marvell 88E1118",
  358. .uid = 0x1410e10,
  359. .mask = 0xffffff0,
  360. .features = PHY_GBIT_FEATURES,
  361. .config = &m88e1118_config,
  362. .startup = &m88e1118_startup,
  363. .shutdown = &genphy_shutdown,
  364. };
  365. static struct phy_driver M88E1118R_driver = {
  366. .name = "Marvell 88E1118R",
  367. .uid = 0x1410e40,
  368. .mask = 0xffffff0,
  369. .features = PHY_GBIT_FEATURES,
  370. .config = &m88e1118_config,
  371. .startup = &m88e1118_startup,
  372. .shutdown = &genphy_shutdown,
  373. };
  374. static struct phy_driver M88E1121R_driver = {
  375. .name = "Marvell 88E1121R",
  376. .uid = 0x1410cb0,
  377. .mask = 0xffffff0,
  378. .features = PHY_GBIT_FEATURES,
  379. .config = &m88e1121_config,
  380. .startup = &genphy_startup,
  381. .shutdown = &genphy_shutdown,
  382. };
  383. static struct phy_driver M88E1145_driver = {
  384. .name = "Marvell 88E1145",
  385. .uid = 0x1410cd0,
  386. .mask = 0xffffff0,
  387. .features = PHY_GBIT_FEATURES,
  388. .config = &m88e1145_config,
  389. .startup = &m88e1145_startup,
  390. .shutdown = &genphy_shutdown,
  391. };
  392. static struct phy_driver M88E1149S_driver = {
  393. .name = "Marvell 88E1149S",
  394. .uid = 0x1410ca0,
  395. .mask = 0xffffff0,
  396. .features = PHY_GBIT_FEATURES,
  397. .config = &m88e1149_config,
  398. .startup = &m88e1011s_startup,
  399. .shutdown = &genphy_shutdown,
  400. };
  401. static struct phy_driver M88E1518_driver = {
  402. .name = "Marvell 88E1518",
  403. .uid = 0x1410dd1,
  404. .mask = 0xffffff0,
  405. .features = PHY_GBIT_FEATURES,
  406. .config = &m88e1111s_config,
  407. .startup = &m88e1011s_startup,
  408. .shutdown = &genphy_shutdown,
  409. };
  410. static struct phy_driver M88E1310_driver = {
  411. .name = "Marvell 88E1310",
  412. .uid = 0x01410e90,
  413. .mask = 0xffffff0,
  414. .features = PHY_GBIT_FEATURES,
  415. .config = &m88e1310_config,
  416. .startup = &m88e1011s_startup,
  417. .shutdown = &genphy_shutdown,
  418. };
  419. int phy_marvell_init(void)
  420. {
  421. phy_register(&M88E1310_driver);
  422. phy_register(&M88E1149S_driver);
  423. phy_register(&M88E1145_driver);
  424. phy_register(&M88E1121R_driver);
  425. phy_register(&M88E1118_driver);
  426. phy_register(&M88E1118R_driver);
  427. phy_register(&M88E1111S_driver);
  428. phy_register(&M88E1011S_driver);
  429. phy_register(&M88E1518_driver);
  430. return 0;
  431. }