clock_manager_s10.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /* SPDX-License-Identifier: GPL-2.0
  2. *
  3. * Copyright (C) 2016-2018 Intel Corporation <www.intel.com>
  4. *
  5. */
  6. #ifndef _CLOCK_MANAGER_S10_
  7. #define _CLOCK_MANAGER_S10_
  8. /* Clock speed accessors */
  9. unsigned long cm_get_mpu_clk_hz(void);
  10. unsigned long cm_get_sdram_clk_hz(void);
  11. unsigned int cm_get_l4_sp_clk_hz(void);
  12. unsigned int cm_get_mmc_controller_clk_hz(void);
  13. unsigned int cm_get_qspi_controller_clk_hz(void);
  14. unsigned int cm_get_spi_controller_clk_hz(void);
  15. const unsigned int cm_get_osc_clk_hz(void);
  16. const unsigned int cm_get_f2s_per_ref_clk_hz(void);
  17. const unsigned int cm_get_f2s_sdr_ref_clk_hz(void);
  18. const unsigned int cm_get_intosc_clk_hz(void);
  19. const unsigned int cm_get_fpga_clk_hz(void);
  20. #define CLKMGR_EOSC1_HZ 25000000
  21. #define CLKMGR_INTOSC_HZ 460000000
  22. #define CLKMGR_FPGA_CLK_HZ 50000000
  23. /* Clock configuration accessors */
  24. const struct cm_config * const cm_get_default_config(void);
  25. struct cm_config {
  26. /* main group */
  27. u32 main_pll_mpuclk;
  28. u32 main_pll_nocclk;
  29. u32 main_pll_cntr2clk;
  30. u32 main_pll_cntr3clk;
  31. u32 main_pll_cntr4clk;
  32. u32 main_pll_cntr5clk;
  33. u32 main_pll_cntr6clk;
  34. u32 main_pll_cntr7clk;
  35. u32 main_pll_cntr8clk;
  36. u32 main_pll_cntr9clk;
  37. u32 main_pll_nocdiv;
  38. u32 main_pll_pllglob;
  39. u32 main_pll_fdbck;
  40. u32 main_pll_pllc0;
  41. u32 main_pll_pllc1;
  42. u32 spare;
  43. /* peripheral group */
  44. u32 per_pll_cntr2clk;
  45. u32 per_pll_cntr3clk;
  46. u32 per_pll_cntr4clk;
  47. u32 per_pll_cntr5clk;
  48. u32 per_pll_cntr6clk;
  49. u32 per_pll_cntr7clk;
  50. u32 per_pll_cntr8clk;
  51. u32 per_pll_cntr9clk;
  52. u32 per_pll_emacctl;
  53. u32 per_pll_gpiodiv;
  54. u32 per_pll_pllglob;
  55. u32 per_pll_fdbck;
  56. u32 per_pll_pllc0;
  57. u32 per_pll_pllc1;
  58. /* incoming clock */
  59. u32 hps_osc_clk_hz;
  60. u32 fpga_clk_hz;
  61. };
  62. void cm_basic_init(const struct cm_config * const cfg);
  63. struct socfpga_clock_manager_main_pll {
  64. u32 en;
  65. u32 ens;
  66. u32 enr;
  67. u32 bypass;
  68. u32 bypasss;
  69. u32 bypassr;
  70. u32 mpuclk;
  71. u32 nocclk;
  72. u32 cntr2clk;
  73. u32 cntr3clk;
  74. u32 cntr4clk;
  75. u32 cntr5clk;
  76. u32 cntr6clk;
  77. u32 cntr7clk;
  78. u32 cntr8clk;
  79. u32 cntr9clk;
  80. u32 nocdiv;
  81. u32 pllglob;
  82. u32 fdbck;
  83. u32 mem;
  84. u32 memstat;
  85. u32 pllc0;
  86. u32 pllc1;
  87. u32 vcocalib;
  88. u32 _pad_0x90_0xA0[5];
  89. };
  90. struct socfpga_clock_manager_per_pll {
  91. u32 en;
  92. u32 ens;
  93. u32 enr;
  94. u32 bypass;
  95. u32 bypasss;
  96. u32 bypassr;
  97. u32 cntr2clk;
  98. u32 cntr3clk;
  99. u32 cntr4clk;
  100. u32 cntr5clk;
  101. u32 cntr6clk;
  102. u32 cntr7clk;
  103. u32 cntr8clk;
  104. u32 cntr9clk;
  105. u32 emacctl;
  106. u32 gpiodiv;
  107. u32 pllglob;
  108. u32 fdbck;
  109. u32 mem;
  110. u32 memstat;
  111. u32 pllc0;
  112. u32 pllc1;
  113. u32 vcocalib;
  114. u32 _pad_0x100_0x124[10];
  115. };
  116. struct socfpga_clock_manager {
  117. u32 ctrl;
  118. u32 stat;
  119. u32 testioctrl;
  120. u32 intrgen;
  121. u32 intrmsk;
  122. u32 intrclr;
  123. u32 intrsts;
  124. u32 intrstk;
  125. u32 intrraw;
  126. u32 _pad_0x24_0x2c[3];
  127. struct socfpga_clock_manager_main_pll main_pll;
  128. struct socfpga_clock_manager_per_pll per_pll;
  129. };
  130. #define CLKMGR_CTRL_SAFEMODE BIT(0)
  131. #define CLKMGR_BYPASS_MAINPLL_ALL 0x00000007
  132. #define CLKMGR_BYPASS_PERPLL_ALL 0x0000007f
  133. #define CLKMGR_INTER_MAINPLLLOCKED_MASK 0x00000001
  134. #define CLKMGR_INTER_PERPLLLOCKED_MASK 0x00000002
  135. #define CLKMGR_INTER_MAINPLLLOST_MASK 0x00000004
  136. #define CLKMGR_INTER_PERPLLLOST_MASK 0x00000008
  137. #define CLKMGR_STAT_BUSY BIT(0)
  138. #define CLKMGR_STAT_MAINPLL_LOCKED BIT(8)
  139. #define CLKMGR_STAT_PERPLL_LOCKED BIT(9)
  140. #define CLKMGR_PLLGLOB_PD_MASK 0x00000001
  141. #define CLKMGR_PLLGLOB_RST_MASK 0x00000002
  142. #define CLKMGR_PLLGLOB_VCO_PSRC_MASK 0X3
  143. #define CLKMGR_PLLGLOB_VCO_PSRC_OFFSET 16
  144. #define CLKMGR_VCO_PSRC_EOSC1 0
  145. #define CLKMGR_VCO_PSRC_INTOSC 1
  146. #define CLKMGR_VCO_PSRC_F2S 2
  147. #define CLKMGR_PLLGLOB_REFCLKDIV_MASK 0X3f
  148. #define CLKMGR_PLLGLOB_REFCLKDIV_OFFSET 8
  149. #define CLKMGR_CLKSRC_MASK 0x7
  150. #define CLKMGR_CLKSRC_OFFSET 16
  151. #define CLKMGR_CLKSRC_MAIN 0
  152. #define CLKMGR_CLKSRC_PER 1
  153. #define CLKMGR_CLKSRC_OSC1 2
  154. #define CLKMGR_CLKSRC_INTOSC 3
  155. #define CLKMGR_CLKSRC_FPGA 4
  156. #define CLKMGR_CLKCNT_MSK 0x7ff
  157. #define CLKMGR_FDBCK_MDIV_MASK 0xff
  158. #define CLKMGR_FDBCK_MDIV_OFFSET 24
  159. #define CLKMGR_PLLC0_DIV_MASK 0xff
  160. #define CLKMGR_PLLC1_DIV_MASK 0xff
  161. #define CLKMGR_PLLC0_EN_OFFSET 27
  162. #define CLKMGR_PLLC1_EN_OFFSET 24
  163. #define CLKMGR_NOCDIV_L4MAIN_OFFSET 0
  164. #define CLKMGR_NOCDIV_L4MPCLK_OFFSET 8
  165. #define CLKMGR_NOCDIV_L4SPCLK_OFFSET 16
  166. #define CLKMGR_NOCDIV_CSATCLK_OFFSET 24
  167. #define CLKMGR_NOCDIV_CSTRACECLK_OFFSET 26
  168. #define CLKMGR_NOCDIV_CSPDBGCLK_OFFSET 28
  169. #define CLKMGR_NOCDIV_L4SPCLK_MASK 0X3
  170. #define CLKMGR_NOCDIV_DIV1 0
  171. #define CLKMGR_NOCDIV_DIV2 1
  172. #define CLKMGR_NOCDIV_DIV4 2
  173. #define CLKMGR_NOCDIV_DIV8 3
  174. #define CLKMGR_CSPDBGCLK_DIV1 0
  175. #define CLKMGR_CSPDBGCLK_DIV4 1
  176. #define CLKMGR_MSCNT_CONST 200
  177. #define CLKMGR_MDIV_CONST 6
  178. #define CLKMGR_HSCNT_CONST 9
  179. #define CLKMGR_VCOCALIB_MSCNT_MASK 0xff
  180. #define CLKMGR_VCOCALIB_MSCNT_OFFSET 9
  181. #define CLKMGR_VCOCALIB_HSCNT_MASK 0xff
  182. #define CLKMGR_EMACCTL_EMAC0SEL_OFFSET 26
  183. #define CLKMGR_EMACCTL_EMAC1SEL_OFFSET 27
  184. #define CLKMGR_EMACCTL_EMAC2SEL_OFFSET 28
  185. #define CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK 0x00000020
  186. #endif /* _CLOCK_MANAGER_S10_ */