sf_probe.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * SPI flash probing
  3. *
  4. * Copyright (C) 2008 Atmel Corporation
  5. * Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
  6. * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <fdtdec.h>
  12. #include <malloc.h>
  13. #include <spi.h>
  14. #include <spi_flash.h>
  15. #include <asm/io.h>
  16. #include "sf_internal.h"
  17. DECLARE_GLOBAL_DATA_PTR;
  18. /**
  19. * struct spi_flash_params - SPI/QSPI flash device params structure
  20. *
  21. * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO])
  22. * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id])
  23. * @ext_jedec: Device ext_jedec ID
  24. * @sector_size: Sector size of this device
  25. * @nr_sectors: No.of sectors on this device
  26. * @e_rd_cmd: Enum list for read commands
  27. * @flags: Importent param, for flash specific behaviour
  28. */
  29. struct spi_flash_params {
  30. const char *name;
  31. u32 jedec;
  32. u16 ext_jedec;
  33. u32 sector_size;
  34. u32 nr_sectors;
  35. u8 e_rd_cmd;
  36. u16 flags;
  37. };
  38. static const struct spi_flash_params spi_flash_params_table[] = {
  39. #ifdef CONFIG_SPI_FLASH_ATMEL /* ATMEL */
  40. {"AT45DB011D", 0x1f2200, 0x0, 64 * 1024, 4, 0, SECT_4K},
  41. {"AT45DB021D", 0x1f2300, 0x0, 64 * 1024, 8, 0, SECT_4K},
  42. {"AT45DB041D", 0x1f2400, 0x0, 64 * 1024, 8, 0, SECT_4K},
  43. {"AT45DB081D", 0x1f2500, 0x0, 64 * 1024, 16, 0, SECT_4K},
  44. {"AT45DB161D", 0x1f2600, 0x0, 64 * 1024, 32, 0, SECT_4K},
  45. {"AT45DB321D", 0x1f2700, 0x0, 64 * 1024, 64, 0, SECT_4K},
  46. {"AT45DB641D", 0x1f2800, 0x0, 64 * 1024, 128, 0, SECT_4K},
  47. {"AT25DF321", 0x1f4701, 0x0, 64 * 1024, 64, 0, SECT_4K},
  48. #endif
  49. #ifdef CONFIG_SPI_FLASH_EON /* EON */
  50. {"EN25Q32B", 0x1c3016, 0x0, 64 * 1024, 64, 0, 0},
  51. {"EN25Q64", 0x1c3017, 0x0, 64 * 1024, 128, 0, SECT_4K},
  52. {"EN25Q128B", 0x1c3018, 0x0, 64 * 1024, 256, 0, 0},
  53. {"EN25S64", 0x1c3817, 0x0, 64 * 1024, 128, 0, 0},
  54. #endif
  55. #ifdef CONFIG_SPI_FLASH_GIGADEVICE /* GIGADEVICE */
  56. {"GD25Q64B", 0xc84017, 0x0, 64 * 1024, 128, 0, SECT_4K},
  57. {"GD25LQ32", 0xc86016, 0x0, 64 * 1024, 64, 0, SECT_4K},
  58. #endif
  59. #ifdef CONFIG_SPI_FLASH_MACRONIX /* MACRONIX */
  60. {"MX25L2006E", 0xc22012, 0x0, 64 * 1024, 4, 0, 0},
  61. {"MX25L4005", 0xc22013, 0x0, 64 * 1024, 8, 0, 0},
  62. {"MX25L8005", 0xc22014, 0x0, 64 * 1024, 16, 0, 0},
  63. {"MX25L1605D", 0xc22015, 0x0, 64 * 1024, 32, 0, 0},
  64. {"MX25L3205D", 0xc22016, 0x0, 64 * 1024, 64, 0, 0},
  65. {"MX25L6405D", 0xc22017, 0x0, 64 * 1024, 128, 0, 0},
  66. {"MX25L12805", 0xc22018, 0x0, 64 * 1024, 256, 0, 0},
  67. {"MX25L25635F", 0xc22019, 0x0, 64 * 1024, 512, 0, 0},
  68. {"MX25L51235F", 0xc2201a, 0x0, 64 * 1024, 1024, 0, 0},
  69. {"MX25L12855E", 0xc22618, 0x0, 64 * 1024, 256, 0, 0},
  70. #endif
  71. #ifdef CONFIG_SPI_FLASH_SPANSION /* SPANSION */
  72. {"S25FL008A", 0x010213, 0x0, 64 * 1024, 16, 0, 0},
  73. {"S25FL016A", 0x010214, 0x0, 64 * 1024, 32, 0, 0},
  74. {"S25FL032A", 0x010215, 0x0, 64 * 1024, 64, 0, 0},
  75. {"S25FL064A", 0x010216, 0x0, 64 * 1024, 128, 0, 0},
  76. {"S25FL128P_256K", 0x012018, 0x0300, 256 * 1024, 64, RD_FULL, WR_QPP},
  77. {"S25FL128P_64K", 0x012018, 0x0301, 64 * 1024, 256, RD_FULL, WR_QPP},
  78. {"S25FL032P", 0x010215, 0x4d00, 64 * 1024, 64, RD_FULL, WR_QPP},
  79. {"S25FL064P", 0x010216, 0x4d00, 64 * 1024, 128, RD_FULL, WR_QPP},
  80. {"S25FL128S_64K", 0x012018, 0x4d01, 64 * 1024, 256, RD_FULL, WR_QPP},
  81. {"S25FL256S_256K", 0x010219, 0x4d00, 64 * 1024, 512, RD_FULL, WR_QPP},
  82. {"S25FL256S_64K", 0x010219, 0x4d01, 64 * 1024, 512, RD_FULL, WR_QPP},
  83. {"S25FL512S_256K", 0x010220, 0x4d00, 64 * 1024, 1024, RD_FULL, WR_QPP},
  84. {"S25FL512S_64K", 0x010220, 0x4d01, 64 * 1024, 1024, RD_FULL, WR_QPP},
  85. #endif
  86. #ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */
  87. {"M25P10", 0x202011, 0x0, 32 * 1024, 4, 0, 0},
  88. {"M25P20", 0x202012, 0x0, 64 * 1024, 4, 0, 0},
  89. {"M25P40", 0x202013, 0x0, 64 * 1024, 8, 0, 0},
  90. {"M25P80", 0x202014, 0x0, 64 * 1024, 16, 0, 0},
  91. {"M25P16", 0x202015, 0x0, 64 * 1024, 32, 0, 0},
  92. {"M25P32", 0x202016, 0x0, 64 * 1024, 64, 0, 0},
  93. {"M25P64", 0x202017, 0x0, 64 * 1024, 128, 0, 0},
  94. {"M25P128", 0x202018, 0x0, 256 * 1024, 64, 0, 0},
  95. {"N25Q32", 0x20ba16, 0x0, 64 * 1024, 64, RD_FULL, WR_QPP | SECT_4K},
  96. {"N25Q32A", 0x20bb16, 0x0, 64 * 1024, 64, RD_FULL, WR_QPP | SECT_4K},
  97. {"N25Q64", 0x20ba17, 0x0, 64 * 1024, 128, RD_FULL, WR_QPP | SECT_4K},
  98. {"N25Q64A", 0x20bb17, 0x0, 64 * 1024, 128, RD_FULL, WR_QPP | SECT_4K},
  99. {"N25Q128", 0x20ba18, 0x0, 64 * 1024, 256, RD_FULL, WR_QPP | SECT_4K},
  100. {"N25Q128A", 0x20bb18, 0x0, 64 * 1024, 256, RD_FULL, WR_QPP | SECT_4K},
  101. {"N25Q256", 0x20ba19, 0x0, 64 * 1024, 512, RD_FULL, WR_QPP | SECT_4K},
  102. {"N25Q256A", 0x20bb19, 0x0, 64 * 1024, 512, RD_FULL, WR_QPP | SECT_4K},
  103. {"N25Q512", 0x20ba20, 0x0, 64 * 1024, 1024, RD_FULL, WR_QPP | E_FSR | SECT_4K},
  104. {"N25Q512A", 0x20bb20, 0x0, 64 * 1024, 1024, RD_FULL, WR_QPP | E_FSR | SECT_4K},
  105. {"N25Q1024", 0x20ba21, 0x0, 64 * 1024, 2048, RD_FULL, WR_QPP | E_FSR | SECT_4K},
  106. {"N25Q1024A", 0x20bb21, 0x0, 64 * 1024, 2048, RD_FULL, WR_QPP | E_FSR | SECT_4K},
  107. #endif
  108. #ifdef CONFIG_SPI_FLASH_SST /* SST */
  109. {"SST25VF040B", 0xbf258d, 0x0, 64 * 1024, 8, 0, SECT_4K | SST_WP},
  110. {"SST25VF080B", 0xbf258e, 0x0, 64 * 1024, 16, 0, SECT_4K | SST_WP},
  111. {"SST25VF016B", 0xbf2541, 0x0, 64 * 1024, 32, 0, SECT_4K | SST_WP},
  112. {"SST25VF032B", 0xbf254a, 0x0, 64 * 1024, 64, 0, SECT_4K | SST_WP},
  113. {"SST25VF064C", 0xbf254b, 0x0, 64 * 1024, 128, 0, SECT_4K},
  114. {"SST25WF512", 0xbf2501, 0x0, 64 * 1024, 1, 0, SECT_4K | SST_WP},
  115. {"SST25WF010", 0xbf2502, 0x0, 64 * 1024, 2, 0, SECT_4K | SST_WP},
  116. {"SST25WF020", 0xbf2503, 0x0, 64 * 1024, 4, 0, SECT_4K | SST_WP},
  117. {"SST25WF040", 0xbf2504, 0x0, 64 * 1024, 8, 0, SECT_4K | SST_WP},
  118. {"SST25WF080", 0xbf2505, 0x0, 64 * 1024, 16, 0, SECT_4K | SST_WP},
  119. #endif
  120. #ifdef CONFIG_SPI_FLASH_WINBOND /* WINBOND */
  121. {"W25P80", 0xef2014, 0x0, 64 * 1024, 16, 0, 0},
  122. {"W25P16", 0xef2015, 0x0, 64 * 1024, 32, 0, 0},
  123. {"W25P32", 0xef2016, 0x0, 64 * 1024, 64, 0, 0},
  124. {"W25X40", 0xef3013, 0x0, 64 * 1024, 8, 0, SECT_4K},
  125. {"W25X16", 0xef3015, 0x0, 64 * 1024, 32, 0, SECT_4K},
  126. {"W25X32", 0xef3016, 0x0, 64 * 1024, 64, 0, SECT_4K},
  127. {"W25X64", 0xef3017, 0x0, 64 * 1024, 128, 0, SECT_4K},
  128. {"W25Q80BL", 0xef4014, 0x0, 64 * 1024, 16, RD_FULL, WR_QPP | SECT_4K},
  129. {"W25Q16CL", 0xef4015, 0x0, 64 * 1024, 32, RD_FULL, WR_QPP | SECT_4K},
  130. {"W25Q32BV", 0xef4016, 0x0, 64 * 1024, 64, RD_FULL, WR_QPP | SECT_4K},
  131. {"W25Q64CV", 0xef4017, 0x0, 64 * 1024, 128, RD_FULL, WR_QPP | SECT_4K},
  132. {"W25Q128BV", 0xef4018, 0x0, 64 * 1024, 256, RD_FULL, WR_QPP | SECT_4K},
  133. {"W25Q256", 0xef4019, 0x0, 64 * 1024, 512, RD_FULL, WR_QPP | SECT_4K},
  134. {"W25Q80BW", 0xef5014, 0x0, 64 * 1024, 16, RD_FULL, WR_QPP | SECT_4K},
  135. {"W25Q16DW", 0xef6015, 0x0, 64 * 1024, 32, RD_FULL, WR_QPP | SECT_4K},
  136. {"W25Q32DW", 0xef6016, 0x0, 64 * 1024, 64, RD_FULL, WR_QPP | SECT_4K},
  137. {"W25Q64DW", 0xef6017, 0x0, 64 * 1024, 128, RD_FULL, WR_QPP | SECT_4K},
  138. {"W25Q128FW", 0xef6018, 0x0, 64 * 1024, 256, RD_FULL, WR_QPP | SECT_4K},
  139. #endif
  140. /*
  141. * Note:
  142. * Below paired flash devices has similar spi_flash params.
  143. * (S25FL129P_64K, S25FL128S_64K)
  144. * (W25Q80BL, W25Q80BV)
  145. * (W25Q16CL, W25Q16DV)
  146. * (W25Q32BV, W25Q32FV_SPI)
  147. * (W25Q64CV, W25Q64FV_SPI)
  148. * (W25Q128BV, W25Q128FV_SPI)
  149. * (W25Q32DW, W25Q32FV_QPI)
  150. * (W25Q64DW, W25Q64FV_QPI)
  151. * (W25Q128FW, W25Q128FV_QPI)
  152. */
  153. };
  154. /* Read commands array */
  155. static u8 spi_read_cmds_array[] = {
  156. CMD_READ_ARRAY_SLOW,
  157. CMD_READ_DUAL_OUTPUT_FAST,
  158. CMD_READ_DUAL_IO_FAST,
  159. CMD_READ_QUAD_OUTPUT_FAST,
  160. };
  161. static int spi_flash_set_qeb(struct spi_flash *flash, u8 idcode0)
  162. {
  163. switch (idcode0) {
  164. #if defined(CONFIG_SPI_FLASH_SPANSION) || defined(CONFIG_SPI_FLASH_WINBOND)
  165. case SPI_FLASH_CFI_MFR_SPANSION:
  166. case SPI_FLASH_CFI_MFR_WINBOND:
  167. return spi_flash_set_qeb_winspan(flash);
  168. #endif
  169. #ifdef CONFIG_SPI_FLASH_STMICRO
  170. case SPI_FLASH_CFI_MFR_STMICRO:
  171. debug("SF: QEB is volatile for %02x flash\n", idcode0);
  172. return 0;
  173. #endif
  174. default:
  175. printf("SF: Need set QEB func for %02x flash\n", idcode0);
  176. return -1;
  177. }
  178. }
  179. static struct spi_flash *spi_flash_validate_params(struct spi_slave *spi,
  180. u8 *idcode)
  181. {
  182. const struct spi_flash_params *params;
  183. struct spi_flash *flash;
  184. int i;
  185. u8 cmd;
  186. u16 jedec = idcode[1] << 8 | idcode[2];
  187. u16 ext_jedec = idcode[3] << 8 | idcode[4];
  188. /* Get the flash id (jedec = manuf_id + dev_id, ext_jedec) */
  189. for (i = 0; i < ARRAY_SIZE(spi_flash_params_table); i++) {
  190. params = &spi_flash_params_table[i];
  191. if ((params->jedec >> 16) == idcode[0]) {
  192. if ((params->jedec & 0xFFFF) == jedec) {
  193. if (params->ext_jedec == 0)
  194. break;
  195. else if (params->ext_jedec == ext_jedec)
  196. break;
  197. }
  198. }
  199. }
  200. if (i == ARRAY_SIZE(spi_flash_params_table)) {
  201. printf("SF: Unsupported flash IDs: ");
  202. printf("manuf %02x, jedec %04x, ext_jedec %04x\n",
  203. idcode[0], jedec, ext_jedec);
  204. return NULL;
  205. }
  206. flash = malloc(sizeof(*flash));
  207. if (!flash) {
  208. debug("SF: Failed to allocate spi_flash\n");
  209. return NULL;
  210. }
  211. memset(flash, '\0', sizeof(*flash));
  212. /* Assign spi data */
  213. flash->spi = spi;
  214. flash->name = params->name;
  215. flash->memory_map = spi->memory_map;
  216. /* Assign spi_flash ops */
  217. flash->write = spi_flash_cmd_write_ops;
  218. #ifdef CONFIG_SPI_FLASH_SST
  219. if (params->flags & SST_WP)
  220. flash->write = sst_write_wp;
  221. #endif
  222. flash->erase = spi_flash_cmd_erase_ops;
  223. flash->read = spi_flash_cmd_read_ops;
  224. /* Compute the flash size */
  225. flash->page_size = (ext_jedec == 0x4d00) ? 512 : 256;
  226. flash->sector_size = params->sector_size;
  227. flash->size = flash->sector_size * params->nr_sectors;
  228. /* Compute erase sector and command */
  229. if (params->flags & SECT_4K) {
  230. flash->erase_cmd = CMD_ERASE_4K;
  231. flash->erase_size = 4096;
  232. } else if (params->flags & SECT_32K) {
  233. flash->erase_cmd = CMD_ERASE_32K;
  234. flash->erase_size = 32768;
  235. } else {
  236. flash->erase_cmd = CMD_ERASE_64K;
  237. flash->erase_size = flash->sector_size;
  238. }
  239. /* Look for the fastest read cmd */
  240. cmd = fls(params->e_rd_cmd & flash->spi->op_mode_rx);
  241. if (cmd) {
  242. cmd = spi_read_cmds_array[cmd - 1];
  243. flash->read_cmd = cmd;
  244. } else {
  245. /* Go for for default supported read cmd */
  246. flash->read_cmd = CMD_READ_ARRAY_FAST;
  247. }
  248. /* Not require to look for fastest only two write cmds yet */
  249. if (params->flags & WR_QPP && flash->spi->op_mode_tx & SPI_OPM_TX_QPP)
  250. flash->write_cmd = CMD_QUAD_PAGE_PROGRAM;
  251. else
  252. /* Go for default supported write cmd */
  253. flash->write_cmd = CMD_PAGE_PROGRAM;
  254. /* Set the quad enable bit - only for quad commands */
  255. if ((flash->read_cmd == CMD_READ_QUAD_OUTPUT_FAST) ||
  256. (flash->write_cmd == CMD_QUAD_PAGE_PROGRAM)) {
  257. if (spi_flash_set_qeb(flash, idcode[0])) {
  258. debug("SF: Fail to set QEB for %02x\n", idcode[0]);
  259. return NULL;
  260. }
  261. }
  262. /* Poll cmd seclection */
  263. flash->poll_cmd = CMD_READ_STATUS;
  264. #ifdef CONFIG_SPI_FLASH_STMICRO
  265. if (params->flags & E_FSR)
  266. flash->poll_cmd = CMD_FLAG_STATUS;
  267. #endif
  268. /* Configure the BAR - discover bank cmds and read current bank */
  269. #ifdef CONFIG_SPI_FLASH_BAR
  270. u8 curr_bank = 0;
  271. if (flash->size > SPI_FLASH_16MB_BOUN) {
  272. flash->bank_read_cmd = (idcode[0] == 0x01) ?
  273. CMD_BANKADDR_BRRD : CMD_EXTNADDR_RDEAR;
  274. flash->bank_write_cmd = (idcode[0] == 0x01) ?
  275. CMD_BANKADDR_BRWR : CMD_EXTNADDR_WREAR;
  276. if (spi_flash_read_common(flash, &flash->bank_read_cmd, 1,
  277. &curr_bank, 1)) {
  278. debug("SF: fail to read bank addr register\n");
  279. return NULL;
  280. }
  281. flash->bank_curr = curr_bank;
  282. } else {
  283. flash->bank_curr = curr_bank;
  284. }
  285. #endif
  286. /* Flash powers up read-only, so clear BP# bits */
  287. #if defined(CONFIG_SPI_FLASH_ATMEL) || \
  288. defined(CONFIG_SPI_FLASH_MACRONIX) || \
  289. defined(CONFIG_SPI_FLASH_SST)
  290. spi_flash_cmd_write_status(flash, 0);
  291. #endif
  292. return flash;
  293. }
  294. #ifdef CONFIG_OF_CONTROL
  295. int spi_flash_decode_fdt(const void *blob, struct spi_flash *flash)
  296. {
  297. fdt_addr_t addr;
  298. fdt_size_t size;
  299. int node;
  300. /* If there is no node, do nothing */
  301. node = fdtdec_next_compatible(blob, 0, COMPAT_GENERIC_SPI_FLASH);
  302. if (node < 0)
  303. return 0;
  304. addr = fdtdec_get_addr_size(blob, node, "memory-map", &size);
  305. if (addr == FDT_ADDR_T_NONE) {
  306. debug("%s: Cannot decode address\n", __func__);
  307. return 0;
  308. }
  309. if (flash->size != size) {
  310. debug("%s: Memory map must cover entire device\n", __func__);
  311. return -1;
  312. }
  313. flash->memory_map = map_sysmem(addr, size);
  314. return 0;
  315. }
  316. #endif /* CONFIG_OF_CONTROL */
  317. static struct spi_flash *spi_flash_probe_slave(struct spi_slave *spi)
  318. {
  319. struct spi_flash *flash = NULL;
  320. u8 idcode[5];
  321. int ret;
  322. /* Setup spi_slave */
  323. if (!spi) {
  324. printf("SF: Failed to set up slave\n");
  325. return NULL;
  326. }
  327. /* Claim spi bus */
  328. ret = spi_claim_bus(spi);
  329. if (ret) {
  330. debug("SF: Failed to claim SPI bus: %d\n", ret);
  331. goto err_claim_bus;
  332. }
  333. /* Read the ID codes */
  334. ret = spi_flash_cmd(spi, CMD_READ_ID, idcode, sizeof(idcode));
  335. if (ret) {
  336. printf("SF: Failed to get idcodes\n");
  337. goto err_read_id;
  338. }
  339. #ifdef DEBUG
  340. printf("SF: Got idcodes\n");
  341. print_buffer(0, idcode, 1, sizeof(idcode), 0);
  342. #endif
  343. /* Validate params from spi_flash_params table */
  344. flash = spi_flash_validate_params(spi, idcode);
  345. if (!flash)
  346. goto err_read_id;
  347. #ifdef CONFIG_OF_CONTROL
  348. if (spi_flash_decode_fdt(gd->fdt_blob, flash)) {
  349. debug("SF: FDT decode error\n");
  350. goto err_read_id;
  351. }
  352. #endif
  353. #ifndef CONFIG_SPL_BUILD
  354. printf("SF: Detected %s with page size ", flash->name);
  355. print_size(flash->page_size, ", erase size ");
  356. print_size(flash->erase_size, ", total ");
  357. print_size(flash->size, "");
  358. if (flash->memory_map)
  359. printf(", mapped at %p", flash->memory_map);
  360. puts("\n");
  361. #endif
  362. #ifndef CONFIG_SPI_FLASH_BAR
  363. if (flash->size > SPI_FLASH_16MB_BOUN) {
  364. puts("SF: Warning - Only lower 16MiB accessible,");
  365. puts(" Full access #define CONFIG_SPI_FLASH_BAR\n");
  366. }
  367. #endif
  368. /* Release spi bus */
  369. spi_release_bus(spi);
  370. return flash;
  371. err_read_id:
  372. spi_release_bus(spi);
  373. err_claim_bus:
  374. spi_free_slave(spi);
  375. return NULL;
  376. }
  377. struct spi_flash *spi_flash_probe(unsigned int bus, unsigned int cs,
  378. unsigned int max_hz, unsigned int spi_mode)
  379. {
  380. struct spi_slave *spi;
  381. spi = spi_setup_slave(bus, cs, max_hz, spi_mode);
  382. return spi_flash_probe_slave(spi);
  383. }
  384. #ifdef CONFIG_OF_SPI_FLASH
  385. struct spi_flash *spi_flash_probe_fdt(const void *blob, int slave_node,
  386. int spi_node)
  387. {
  388. struct spi_slave *spi;
  389. spi = spi_setup_slave_fdt(blob, slave_node, spi_node);
  390. return spi_flash_probe_slave(spi);
  391. }
  392. #endif
  393. void spi_flash_free(struct spi_flash *flash)
  394. {
  395. spi_free_slave(flash->spi);
  396. free(flash);
  397. }