fsl_ddr.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MAIN_H
  9. #define FSL_DDR_MAIN_H
  10. #include <fsl_ddrc_version.h>
  11. #include <fsl_ddr_sdram.h>
  12. #include <fsl_ddr_dimm_params.h>
  13. #include <common_timing_params.h>
  14. #ifdef CONFIG_SYS_FSL_DDR_LE
  15. #define ddr_in32(a) in_le32(a)
  16. #define ddr_out32(a, v) out_le32(a, v)
  17. #else
  18. #define ddr_in32(a) in_be32(a)
  19. #define ddr_out32(a, v) out_be32(a, v)
  20. #endif
  21. #define _DDR_ADDR CONFIG_SYS_FSL_DDR_ADDR
  22. u32 fsl_ddr_get_version(void);
  23. #if defined(CONFIG_DDR_SPD) || defined(CONFIG_SPD_EEPROM)
  24. /*
  25. * Bind the main DDR setup driver's generic names
  26. * to this specific DDR technology.
  27. */
  28. static __inline__ int
  29. compute_dimm_parameters(const generic_spd_eeprom_t *spd,
  30. dimm_params_t *pdimm,
  31. unsigned int dimm_number)
  32. {
  33. return ddr_compute_dimm_parameters(spd, pdimm, dimm_number);
  34. }
  35. #endif
  36. /*
  37. * Data Structures
  38. *
  39. * All data structures have to be on the stack
  40. */
  41. #define CONFIG_SYS_NUM_DDR_CTLRS CONFIG_NUM_DDR_CONTROLLERS
  42. #define CONFIG_SYS_DIMM_SLOTS_PER_CTLR CONFIG_DIMM_SLOTS_PER_CTLR
  43. typedef struct {
  44. generic_spd_eeprom_t
  45. spd_installed_dimms[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
  46. struct dimm_params_s
  47. dimm_params[CONFIG_SYS_NUM_DDR_CTLRS][CONFIG_SYS_DIMM_SLOTS_PER_CTLR];
  48. memctl_options_t memctl_opts[CONFIG_SYS_NUM_DDR_CTLRS];
  49. common_timing_params_t common_timing_params[CONFIG_SYS_NUM_DDR_CTLRS];
  50. fsl_ddr_cfg_regs_t fsl_ddr_config_reg[CONFIG_SYS_NUM_DDR_CTLRS];
  51. } fsl_ddr_info_t;
  52. /* Compute steps */
  53. #define STEP_GET_SPD (1 << 0)
  54. #define STEP_COMPUTE_DIMM_PARMS (1 << 1)
  55. #define STEP_COMPUTE_COMMON_PARMS (1 << 2)
  56. #define STEP_GATHER_OPTS (1 << 3)
  57. #define STEP_ASSIGN_ADDRESSES (1 << 4)
  58. #define STEP_COMPUTE_REGS (1 << 5)
  59. #define STEP_PROGRAM_REGS (1 << 6)
  60. #define STEP_ALL 0xFFF
  61. unsigned long long
  62. fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,
  63. unsigned int size_only);
  64. const char *step_to_string(unsigned int step);
  65. unsigned int compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  66. fsl_ddr_cfg_regs_t *ddr,
  67. const common_timing_params_t *common_dimm,
  68. const dimm_params_t *dimm_parameters,
  69. unsigned int dbw_capacity_adjust,
  70. unsigned int size_only);
  71. unsigned int compute_lowest_common_dimm_parameters(
  72. const dimm_params_t *dimm_params,
  73. common_timing_params_t *outpdimm,
  74. unsigned int number_of_dimms);
  75. unsigned int populate_memctl_options(int all_dimms_registered,
  76. memctl_options_t *popts,
  77. dimm_params_t *pdimm,
  78. unsigned int ctrl_num);
  79. void check_interleaving_options(fsl_ddr_info_t *pinfo);
  80. unsigned int mclk_to_picos(unsigned int mclk);
  81. unsigned int get_memory_clk_period_ps(void);
  82. unsigned int picos_to_mclk(unsigned int picos);
  83. void fsl_ddr_set_lawbar(
  84. const common_timing_params_t *memctl_common_params,
  85. unsigned int memctl_interleaved,
  86. unsigned int ctrl_num);
  87. int fsl_ddr_interactive_env_var_exists(void);
  88. unsigned long long fsl_ddr_interactive(fsl_ddr_info_t *pinfo, int var_is_set);
  89. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  90. unsigned int ctrl_num);
  91. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]);
  92. unsigned int check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr);
  93. void board_add_ram_info(int use_default);
  94. /* processor specific function */
  95. void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
  96. unsigned int ctrl_num, int step);
  97. /* board specific function */
  98. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  99. unsigned int controller_number,
  100. unsigned int dimm_number);
  101. #endif