ctrl_regs.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308
  1. /*
  2. * Copyright 2008-2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  8. * Based on code from spd_sdram.c
  9. * Author: James Yang [at freescale.com]
  10. */
  11. #include <common.h>
  12. #include <fsl_ddr_sdram.h>
  13. #include <fsl_ddr.h>
  14. #include <fsl_immap.h>
  15. #include <asm/io.h>
  16. unsigned int picos_to_mclk(unsigned int picos);
  17. /*
  18. * Determine Rtt value.
  19. *
  20. * This should likely be either board or controller specific.
  21. *
  22. * Rtt(nominal) - DDR2:
  23. * 0 = Rtt disabled
  24. * 1 = 75 ohm
  25. * 2 = 150 ohm
  26. * 3 = 50 ohm
  27. * Rtt(nominal) - DDR3:
  28. * 0 = Rtt disabled
  29. * 1 = 60 ohm
  30. * 2 = 120 ohm
  31. * 3 = 40 ohm
  32. * 4 = 20 ohm
  33. * 5 = 30 ohm
  34. *
  35. * FIXME: Apparently 8641 needs a value of 2
  36. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  37. *
  38. * FIXME: There was some effort down this line earlier:
  39. *
  40. * unsigned int i;
  41. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  42. * if (popts->dimmslot[i].num_valid_cs
  43. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  44. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  45. * rtt = 2;
  46. * break;
  47. * }
  48. * }
  49. */
  50. static inline int fsl_ddr_get_rtt(void)
  51. {
  52. int rtt;
  53. #if defined(CONFIG_SYS_FSL_DDR1)
  54. rtt = 0;
  55. #elif defined(CONFIG_SYS_FSL_DDR2)
  56. rtt = 3;
  57. #else
  58. rtt = 0;
  59. #endif
  60. return rtt;
  61. }
  62. #ifdef CONFIG_SYS_FSL_DDR4
  63. /*
  64. * compute CAS write latency according to DDR4 spec
  65. * CWL = 9 for <= 1600MT/s
  66. * 10 for <= 1866MT/s
  67. * 11 for <= 2133MT/s
  68. * 12 for <= 2400MT/s
  69. * 14 for <= 2667MT/s
  70. * 16 for <= 2933MT/s
  71. * 18 for higher
  72. */
  73. static inline unsigned int compute_cas_write_latency(void)
  74. {
  75. unsigned int cwl;
  76. const unsigned int mclk_ps = get_memory_clk_period_ps();
  77. if (mclk_ps >= 1250)
  78. cwl = 9;
  79. else if (mclk_ps >= 1070)
  80. cwl = 10;
  81. else if (mclk_ps >= 935)
  82. cwl = 11;
  83. else if (mclk_ps >= 833)
  84. cwl = 12;
  85. else if (mclk_ps >= 750)
  86. cwl = 14;
  87. else if (mclk_ps >= 681)
  88. cwl = 16;
  89. else
  90. cwl = 18;
  91. return cwl;
  92. }
  93. #else
  94. /*
  95. * compute the CAS write latency according to DDR3 spec
  96. * CWL = 5 if tCK >= 2.5ns
  97. * 6 if 2.5ns > tCK >= 1.875ns
  98. * 7 if 1.875ns > tCK >= 1.5ns
  99. * 8 if 1.5ns > tCK >= 1.25ns
  100. * 9 if 1.25ns > tCK >= 1.07ns
  101. * 10 if 1.07ns > tCK >= 0.935ns
  102. * 11 if 0.935ns > tCK >= 0.833ns
  103. * 12 if 0.833ns > tCK >= 0.75ns
  104. */
  105. static inline unsigned int compute_cas_write_latency(void)
  106. {
  107. unsigned int cwl;
  108. const unsigned int mclk_ps = get_memory_clk_period_ps();
  109. if (mclk_ps >= 2500)
  110. cwl = 5;
  111. else if (mclk_ps >= 1875)
  112. cwl = 6;
  113. else if (mclk_ps >= 1500)
  114. cwl = 7;
  115. else if (mclk_ps >= 1250)
  116. cwl = 8;
  117. else if (mclk_ps >= 1070)
  118. cwl = 9;
  119. else if (mclk_ps >= 935)
  120. cwl = 10;
  121. else if (mclk_ps >= 833)
  122. cwl = 11;
  123. else if (mclk_ps >= 750)
  124. cwl = 12;
  125. else {
  126. cwl = 12;
  127. printf("Warning: CWL is out of range\n");
  128. }
  129. return cwl;
  130. }
  131. #endif
  132. /* Chip Select Configuration (CSn_CONFIG) */
  133. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  134. const memctl_options_t *popts,
  135. const dimm_params_t *dimm_params)
  136. {
  137. unsigned int cs_n_en = 0; /* Chip Select enable */
  138. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  139. unsigned int intlv_ctl = 0; /* Interleaving control */
  140. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  141. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  142. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  143. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  144. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  145. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  146. int go_config = 0;
  147. #ifdef CONFIG_SYS_FSL_DDR4
  148. unsigned int bg_bits_cs_n = 0; /* Num of bank group bits */
  149. #else
  150. unsigned int n_banks_per_sdram_device;
  151. #endif
  152. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  153. switch (i) {
  154. case 0:
  155. if (dimm_params[dimm_number].n_ranks > 0) {
  156. go_config = 1;
  157. /* These fields only available in CS0_CONFIG */
  158. if (!popts->memctl_interleaving)
  159. break;
  160. switch (popts->memctl_interleaving_mode) {
  161. case FSL_DDR_256B_INTERLEAVING:
  162. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  163. case FSL_DDR_PAGE_INTERLEAVING:
  164. case FSL_DDR_BANK_INTERLEAVING:
  165. case FSL_DDR_SUPERBANK_INTERLEAVING:
  166. intlv_en = popts->memctl_interleaving;
  167. intlv_ctl = popts->memctl_interleaving_mode;
  168. break;
  169. default:
  170. break;
  171. }
  172. }
  173. break;
  174. case 1:
  175. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  176. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  177. go_config = 1;
  178. break;
  179. case 2:
  180. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  181. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  182. go_config = 1;
  183. break;
  184. case 3:
  185. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  186. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  187. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  188. go_config = 1;
  189. break;
  190. default:
  191. break;
  192. }
  193. if (go_config) {
  194. cs_n_en = 1;
  195. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  196. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  197. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  198. #ifdef CONFIG_SYS_FSL_DDR4
  199. ba_bits_cs_n = dimm_params[dimm_number].bank_addr_bits;
  200. bg_bits_cs_n = dimm_params[dimm_number].bank_group_bits;
  201. #else
  202. n_banks_per_sdram_device
  203. = dimm_params[dimm_number].n_banks_per_sdram_device;
  204. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  205. #endif
  206. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  207. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  208. }
  209. ddr->cs[i].config = (0
  210. | ((cs_n_en & 0x1) << 31)
  211. | ((intlv_en & 0x3) << 29)
  212. | ((intlv_ctl & 0xf) << 24)
  213. | ((ap_n_en & 0x1) << 23)
  214. /* XXX: some implementation only have 1 bit starting at left */
  215. | ((odt_rd_cfg & 0x7) << 20)
  216. /* XXX: Some implementation only have 1 bit starting at left */
  217. | ((odt_wr_cfg & 0x7) << 16)
  218. | ((ba_bits_cs_n & 0x3) << 14)
  219. | ((row_bits_cs_n & 0x7) << 8)
  220. #ifdef CONFIG_SYS_FSL_DDR4
  221. | ((bg_bits_cs_n & 0x3) << 4)
  222. #endif
  223. | ((col_bits_cs_n & 0x7) << 0)
  224. );
  225. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  226. }
  227. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  228. /* FIXME: 8572 */
  229. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  230. {
  231. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  232. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  233. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  234. }
  235. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  236. #if !defined(CONFIG_SYS_FSL_DDR1)
  237. static inline int avoid_odt_overlap(const dimm_params_t *dimm_params)
  238. {
  239. #if CONFIG_DIMM_SLOTS_PER_CTLR == 1
  240. if (dimm_params[0].n_ranks == 4)
  241. return 1;
  242. #endif
  243. #if CONFIG_DIMM_SLOTS_PER_CTLR == 2
  244. if ((dimm_params[0].n_ranks == 2) &&
  245. (dimm_params[1].n_ranks == 2))
  246. return 1;
  247. #ifdef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  248. if (dimm_params[0].n_ranks == 4)
  249. return 1;
  250. #endif
  251. #endif
  252. return 0;
  253. }
  254. /*
  255. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  256. *
  257. * Avoid writing for DDR I. The new PQ38 DDR controller
  258. * dreams up non-zero default values to be backwards compatible.
  259. */
  260. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  261. const memctl_options_t *popts,
  262. const dimm_params_t *dimm_params)
  263. {
  264. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  265. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  266. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  267. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  268. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  269. /* Active powerdown exit timing (tXARD and tXARDS). */
  270. unsigned char act_pd_exit_mclk;
  271. /* Precharge powerdown exit timing (tXP). */
  272. unsigned char pre_pd_exit_mclk;
  273. /* ODT powerdown exit timing (tAXPD). */
  274. unsigned char taxpd_mclk = 0;
  275. /* Mode register set cycle time (tMRD). */
  276. unsigned char tmrd_mclk;
  277. #ifdef CONFIG_SYS_FSL_DDR4
  278. /* tXP=max(4nCK, 6ns) */
  279. int txp = max((get_memory_clk_period_ps() * 4), 6000); /* unit=ps */
  280. trwt_mclk = 2;
  281. twrt_mclk = 1;
  282. act_pd_exit_mclk = picos_to_mclk(txp);
  283. pre_pd_exit_mclk = act_pd_exit_mclk;
  284. /*
  285. * MRS_CYC = max(tMRD, tMOD)
  286. * tMRD = 8nCK, tMOD = max(24nCK, 15ns)
  287. */
  288. tmrd_mclk = max(24, picos_to_mclk(15000));
  289. #elif defined(CONFIG_SYS_FSL_DDR3)
  290. /*
  291. * (tXARD and tXARDS). Empirical?
  292. * The DDR3 spec has not tXARD,
  293. * we use the tXP instead of it.
  294. * tXP=max(3nCK, 7.5ns) for DDR3.
  295. * spec has not the tAXPD, we use
  296. * tAXPD=1, need design to confirm.
  297. */
  298. int txp = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  299. unsigned int data_rate = get_ddr_freq(0);
  300. tmrd_mclk = 4;
  301. /* set the turnaround time */
  302. /*
  303. * for single quad-rank DIMM and two dual-rank DIMMs
  304. * to avoid ODT overlap
  305. */
  306. if (avoid_odt_overlap(dimm_params)) {
  307. twwt_mclk = 2;
  308. trrt_mclk = 1;
  309. }
  310. /* for faster clock, need more time for data setup */
  311. trwt_mclk = (data_rate/1000000 > 1800) ? 2 : 1;
  312. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  313. twrt_mclk = 1;
  314. if (popts->dynamic_power == 0) { /* powerdown is not used */
  315. act_pd_exit_mclk = 1;
  316. pre_pd_exit_mclk = 1;
  317. taxpd_mclk = 1;
  318. } else {
  319. /* act_pd_exit_mclk = tXARD, see above */
  320. act_pd_exit_mclk = picos_to_mclk(txp);
  321. /* Mode register MR0[A12] is '1' - fast exit */
  322. pre_pd_exit_mclk = act_pd_exit_mclk;
  323. taxpd_mclk = 1;
  324. }
  325. #else /* CONFIG_SYS_FSL_DDR2 */
  326. /*
  327. * (tXARD and tXARDS). Empirical?
  328. * tXARD = 2 for DDR2
  329. * tXP=2
  330. * tAXPD=8
  331. */
  332. act_pd_exit_mclk = 2;
  333. pre_pd_exit_mclk = 2;
  334. taxpd_mclk = 8;
  335. tmrd_mclk = 2;
  336. #endif
  337. if (popts->trwt_override)
  338. trwt_mclk = popts->trwt;
  339. ddr->timing_cfg_0 = (0
  340. | ((trwt_mclk & 0x3) << 30) /* RWT */
  341. | ((twrt_mclk & 0x3) << 28) /* WRT */
  342. | ((trrt_mclk & 0x3) << 26) /* RRT */
  343. | ((twwt_mclk & 0x3) << 24) /* WWT */
  344. | ((act_pd_exit_mclk & 0xf) << 20) /* ACT_PD_EXIT */
  345. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  346. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  347. | ((tmrd_mclk & 0x1f) << 0) /* MRS_CYC */
  348. );
  349. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  350. }
  351. #endif /* defined(CONFIG_SYS_FSL_DDR2) */
  352. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  353. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  354. const memctl_options_t *popts,
  355. const common_timing_params_t *common_dimm,
  356. unsigned int cas_latency,
  357. unsigned int additive_latency)
  358. {
  359. /* Extended precharge to activate interval (tRP) */
  360. unsigned int ext_pretoact = 0;
  361. /* Extended Activate to precharge interval (tRAS) */
  362. unsigned int ext_acttopre = 0;
  363. /* Extended activate to read/write interval (tRCD) */
  364. unsigned int ext_acttorw = 0;
  365. /* Extended refresh recovery time (tRFC) */
  366. unsigned int ext_refrec;
  367. /* Extended MCAS latency from READ cmd */
  368. unsigned int ext_caslat = 0;
  369. /* Extended additive latency */
  370. unsigned int ext_add_lat = 0;
  371. /* Extended last data to precharge interval (tWR) */
  372. unsigned int ext_wrrec = 0;
  373. /* Control Adjust */
  374. unsigned int cntl_adj = 0;
  375. ext_pretoact = picos_to_mclk(common_dimm->trp_ps) >> 4;
  376. ext_acttopre = picos_to_mclk(common_dimm->tras_ps) >> 4;
  377. ext_acttorw = picos_to_mclk(common_dimm->trcd_ps) >> 4;
  378. ext_caslat = (2 * cas_latency - 1) >> 4;
  379. ext_add_lat = additive_latency >> 4;
  380. #ifdef CONFIG_SYS_FSL_DDR4
  381. ext_refrec = (picos_to_mclk(common_dimm->trfc1_ps) - 8) >> 4;
  382. #else
  383. ext_refrec = (picos_to_mclk(common_dimm->trfc_ps) - 8) >> 4;
  384. /* ext_wrrec only deals with 16 clock and above, or 14 with OTF */
  385. #endif
  386. ext_wrrec = (picos_to_mclk(common_dimm->twr_ps) +
  387. (popts->otf_burst_chop_en ? 2 : 0)) >> 4;
  388. ddr->timing_cfg_3 = (0
  389. | ((ext_pretoact & 0x1) << 28)
  390. | ((ext_acttopre & 0x3) << 24)
  391. | ((ext_acttorw & 0x1) << 22)
  392. | ((ext_refrec & 0x1F) << 16)
  393. | ((ext_caslat & 0x3) << 12)
  394. | ((ext_add_lat & 0x1) << 10)
  395. | ((ext_wrrec & 0x1) << 8)
  396. | ((cntl_adj & 0x7) << 0)
  397. );
  398. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  399. }
  400. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  401. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  402. const memctl_options_t *popts,
  403. const common_timing_params_t *common_dimm,
  404. unsigned int cas_latency)
  405. {
  406. /* Precharge-to-activate interval (tRP) */
  407. unsigned char pretoact_mclk;
  408. /* Activate to precharge interval (tRAS) */
  409. unsigned char acttopre_mclk;
  410. /* Activate to read/write interval (tRCD) */
  411. unsigned char acttorw_mclk;
  412. /* CASLAT */
  413. unsigned char caslat_ctrl;
  414. /* Refresh recovery time (tRFC) ; trfc_low */
  415. unsigned char refrec_ctrl;
  416. /* Last data to precharge minimum interval (tWR) */
  417. unsigned char wrrec_mclk;
  418. /* Activate-to-activate interval (tRRD) */
  419. unsigned char acttoact_mclk;
  420. /* Last write data pair to read command issue interval (tWTR) */
  421. unsigned char wrtord_mclk;
  422. #ifdef CONFIG_SYS_FSL_DDR4
  423. /* DDR4 supports 10, 12, 14, 16, 18, 20, 24 */
  424. static const u8 wrrec_table[] = {
  425. 10, 10, 10, 10, 10,
  426. 10, 10, 10, 10, 10,
  427. 12, 12, 14, 14, 16,
  428. 16, 18, 18, 20, 20,
  429. 24, 24, 24, 24};
  430. #else
  431. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  432. static const u8 wrrec_table[] = {
  433. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  434. #endif
  435. pretoact_mclk = picos_to_mclk(common_dimm->trp_ps);
  436. acttopre_mclk = picos_to_mclk(common_dimm->tras_ps);
  437. acttorw_mclk = picos_to_mclk(common_dimm->trcd_ps);
  438. /*
  439. * Translate CAS Latency to a DDR controller field value:
  440. *
  441. * CAS Lat DDR I DDR II Ctrl
  442. * Clocks SPD Bit SPD Bit Value
  443. * ------- ------- ------- -----
  444. * 1.0 0 0001
  445. * 1.5 1 0010
  446. * 2.0 2 2 0011
  447. * 2.5 3 0100
  448. * 3.0 4 3 0101
  449. * 3.5 5 0110
  450. * 4.0 4 0111
  451. * 4.5 1000
  452. * 5.0 5 1001
  453. */
  454. #if defined(CONFIG_SYS_FSL_DDR1)
  455. caslat_ctrl = (cas_latency + 1) & 0x07;
  456. #elif defined(CONFIG_SYS_FSL_DDR2)
  457. caslat_ctrl = 2 * cas_latency - 1;
  458. #else
  459. /*
  460. * if the CAS latency more than 8 cycle,
  461. * we need set extend bit for it at
  462. * TIMING_CFG_3[EXT_CASLAT]
  463. */
  464. if (fsl_ddr_get_version() <= 0x40400)
  465. caslat_ctrl = 2 * cas_latency - 1;
  466. else
  467. caslat_ctrl = (cas_latency - 1) << 1;
  468. #endif
  469. #ifdef CONFIG_SYS_FSL_DDR4
  470. refrec_ctrl = picos_to_mclk(common_dimm->trfc1_ps) - 8;
  471. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  472. acttoact_mclk = max(picos_to_mclk(common_dimm->trrds_ps), 4);
  473. wrtord_mclk = max(2, picos_to_mclk(2500));
  474. if ((wrrec_mclk < 1) || (wrrec_mclk > 24))
  475. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  476. else
  477. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  478. #else
  479. refrec_ctrl = picos_to_mclk(common_dimm->trfc_ps) - 8;
  480. wrrec_mclk = picos_to_mclk(common_dimm->twr_ps);
  481. acttoact_mclk = picos_to_mclk(common_dimm->trrd_ps);
  482. wrtord_mclk = picos_to_mclk(common_dimm->twtr_ps);
  483. if ((wrrec_mclk < 1) || (wrrec_mclk > 16))
  484. printf("Error: WRREC doesn't support %d clocks\n", wrrec_mclk);
  485. else
  486. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  487. #endif
  488. if (popts->otf_burst_chop_en)
  489. wrrec_mclk += 2;
  490. /*
  491. * JEDEC has min requirement for tRRD
  492. */
  493. #if defined(CONFIG_SYS_FSL_DDR3)
  494. if (acttoact_mclk < 4)
  495. acttoact_mclk = 4;
  496. #endif
  497. /*
  498. * JEDEC has some min requirements for tWTR
  499. */
  500. #if defined(CONFIG_SYS_FSL_DDR2)
  501. if (wrtord_mclk < 2)
  502. wrtord_mclk = 2;
  503. #elif defined(CONFIG_SYS_FSL_DDR3)
  504. if (wrtord_mclk < 4)
  505. wrtord_mclk = 4;
  506. #endif
  507. if (popts->otf_burst_chop_en)
  508. wrtord_mclk += 2;
  509. ddr->timing_cfg_1 = (0
  510. | ((pretoact_mclk & 0x0F) << 28)
  511. | ((acttopre_mclk & 0x0F) << 24)
  512. | ((acttorw_mclk & 0xF) << 20)
  513. | ((caslat_ctrl & 0xF) << 16)
  514. | ((refrec_ctrl & 0xF) << 12)
  515. | ((wrrec_mclk & 0x0F) << 8)
  516. | ((acttoact_mclk & 0x0F) << 4)
  517. | ((wrtord_mclk & 0x0F) << 0)
  518. );
  519. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  520. }
  521. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  522. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  523. const memctl_options_t *popts,
  524. const common_timing_params_t *common_dimm,
  525. unsigned int cas_latency,
  526. unsigned int additive_latency)
  527. {
  528. /* Additive latency */
  529. unsigned char add_lat_mclk;
  530. /* CAS-to-preamble override */
  531. unsigned short cpo;
  532. /* Write latency */
  533. unsigned char wr_lat;
  534. /* Read to precharge (tRTP) */
  535. unsigned char rd_to_pre;
  536. /* Write command to write data strobe timing adjustment */
  537. unsigned char wr_data_delay;
  538. /* Minimum CKE pulse width (tCKE) */
  539. unsigned char cke_pls;
  540. /* Window for four activates (tFAW) */
  541. unsigned short four_act;
  542. /* FIXME add check that this must be less than acttorw_mclk */
  543. add_lat_mclk = additive_latency;
  544. cpo = popts->cpo_override;
  545. #if defined(CONFIG_SYS_FSL_DDR1)
  546. /*
  547. * This is a lie. It should really be 1, but if it is
  548. * set to 1, bits overlap into the old controller's
  549. * otherwise unused ACSM field. If we leave it 0, then
  550. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  551. */
  552. wr_lat = 0;
  553. #elif defined(CONFIG_SYS_FSL_DDR2)
  554. wr_lat = cas_latency - 1;
  555. #else
  556. wr_lat = compute_cas_write_latency();
  557. #endif
  558. #ifdef CONFIG_SYS_FSL_DDR4
  559. rd_to_pre = picos_to_mclk(7500);
  560. #else
  561. rd_to_pre = picos_to_mclk(common_dimm->trtp_ps);
  562. #endif
  563. /*
  564. * JEDEC has some min requirements for tRTP
  565. */
  566. #if defined(CONFIG_SYS_FSL_DDR2)
  567. if (rd_to_pre < 2)
  568. rd_to_pre = 2;
  569. #elif defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  570. if (rd_to_pre < 4)
  571. rd_to_pre = 4;
  572. #endif
  573. if (popts->otf_burst_chop_en)
  574. rd_to_pre += 2; /* according to UM */
  575. wr_data_delay = popts->write_data_delay;
  576. #ifdef CONFIG_SYS_FSL_DDR4
  577. cpo = 0;
  578. cke_pls = max(3, picos_to_mclk(5000));
  579. #else
  580. cke_pls = picos_to_mclk(popts->tcke_clock_pulse_width_ps);
  581. #endif
  582. four_act = picos_to_mclk(popts->tfaw_window_four_activates_ps);
  583. ddr->timing_cfg_2 = (0
  584. | ((add_lat_mclk & 0xf) << 28)
  585. | ((cpo & 0x1f) << 23)
  586. | ((wr_lat & 0xf) << 19)
  587. | ((wr_lat & 0x10) << 14)
  588. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  589. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  590. | ((cke_pls & 0x7) << 6)
  591. | ((four_act & 0x3f) << 0)
  592. );
  593. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  594. }
  595. /* DDR SDRAM Register Control Word */
  596. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  597. const memctl_options_t *popts,
  598. const common_timing_params_t *common_dimm)
  599. {
  600. if (common_dimm->all_dimms_registered &&
  601. !common_dimm->all_dimms_unbuffered) {
  602. if (popts->rcw_override) {
  603. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  604. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  605. } else {
  606. ddr->ddr_sdram_rcw_1 =
  607. common_dimm->rcw[0] << 28 | \
  608. common_dimm->rcw[1] << 24 | \
  609. common_dimm->rcw[2] << 20 | \
  610. common_dimm->rcw[3] << 16 | \
  611. common_dimm->rcw[4] << 12 | \
  612. common_dimm->rcw[5] << 8 | \
  613. common_dimm->rcw[6] << 4 | \
  614. common_dimm->rcw[7];
  615. ddr->ddr_sdram_rcw_2 =
  616. common_dimm->rcw[8] << 28 | \
  617. common_dimm->rcw[9] << 24 | \
  618. common_dimm->rcw[10] << 20 | \
  619. common_dimm->rcw[11] << 16 | \
  620. common_dimm->rcw[12] << 12 | \
  621. common_dimm->rcw[13] << 8 | \
  622. common_dimm->rcw[14] << 4 | \
  623. common_dimm->rcw[15];
  624. }
  625. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  626. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  627. }
  628. }
  629. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  630. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  631. const memctl_options_t *popts,
  632. const common_timing_params_t *common_dimm)
  633. {
  634. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  635. unsigned int sren; /* Self refresh enable (during sleep) */
  636. unsigned int ecc_en; /* ECC enable. */
  637. unsigned int rd_en; /* Registered DIMM enable */
  638. unsigned int sdram_type; /* Type of SDRAM */
  639. unsigned int dyn_pwr; /* Dynamic power management mode */
  640. unsigned int dbw; /* DRAM dta bus width */
  641. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  642. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  643. unsigned int threet_en; /* Enable 3T timing */
  644. unsigned int twot_en; /* Enable 2T timing */
  645. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  646. unsigned int x32_en = 0; /* x32 enable */
  647. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  648. unsigned int hse; /* Global half strength override */
  649. unsigned int mem_halt = 0; /* memory controller halt */
  650. unsigned int bi = 0; /* Bypass initialization */
  651. mem_en = 1;
  652. sren = popts->self_refresh_in_sleep;
  653. if (common_dimm->all_dimms_ecc_capable) {
  654. /* Allow setting of ECC only if all DIMMs are ECC. */
  655. ecc_en = popts->ecc_mode;
  656. } else {
  657. ecc_en = 0;
  658. }
  659. if (common_dimm->all_dimms_registered &&
  660. !common_dimm->all_dimms_unbuffered) {
  661. rd_en = 1;
  662. twot_en = 0;
  663. } else {
  664. rd_en = 0;
  665. twot_en = popts->twot_en;
  666. }
  667. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  668. dyn_pwr = popts->dynamic_power;
  669. dbw = popts->data_bus_width;
  670. /* 8-beat burst enable DDR-III case
  671. * we must clear it when use the on-the-fly mode,
  672. * must set it when use the 32-bits bus mode.
  673. */
  674. if ((sdram_type == SDRAM_TYPE_DDR3) ||
  675. (sdram_type == SDRAM_TYPE_DDR4)) {
  676. if (popts->burst_length == DDR_BL8)
  677. eight_be = 1;
  678. if (popts->burst_length == DDR_OTF)
  679. eight_be = 0;
  680. if (dbw == 0x1)
  681. eight_be = 1;
  682. }
  683. threet_en = popts->threet_en;
  684. ba_intlv_ctl = popts->ba_intlv_ctl;
  685. hse = popts->half_strength_driver_enable;
  686. ddr->ddr_sdram_cfg = (0
  687. | ((mem_en & 0x1) << 31)
  688. | ((sren & 0x1) << 30)
  689. | ((ecc_en & 0x1) << 29)
  690. | ((rd_en & 0x1) << 28)
  691. | ((sdram_type & 0x7) << 24)
  692. | ((dyn_pwr & 0x1) << 21)
  693. | ((dbw & 0x3) << 19)
  694. | ((eight_be & 0x1) << 18)
  695. | ((ncap & 0x1) << 17)
  696. | ((threet_en & 0x1) << 16)
  697. | ((twot_en & 0x1) << 15)
  698. | ((ba_intlv_ctl & 0x7F) << 8)
  699. | ((x32_en & 0x1) << 5)
  700. | ((pchb8 & 0x1) << 4)
  701. | ((hse & 0x1) << 3)
  702. | ((mem_halt & 0x1) << 1)
  703. | ((bi & 0x1) << 0)
  704. );
  705. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  706. }
  707. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  708. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  709. const memctl_options_t *popts,
  710. const unsigned int unq_mrs_en)
  711. {
  712. unsigned int frc_sr = 0; /* Force self refresh */
  713. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  714. unsigned int odt_cfg = 0; /* ODT configuration */
  715. unsigned int num_pr; /* Number of posted refreshes */
  716. unsigned int slow = 0; /* DDR will be run less than 1250 */
  717. unsigned int x4_en = 0; /* x4 DRAM enable */
  718. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  719. unsigned int ap_en; /* Address Parity Enable */
  720. unsigned int d_init; /* DRAM data initialization */
  721. unsigned int rcw_en = 0; /* Register Control Word Enable */
  722. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  723. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  724. int i;
  725. #ifndef CONFIG_SYS_FSL_DDR4
  726. unsigned int dll_rst_dis = 1; /* DLL reset disable */
  727. unsigned int dqs_cfg; /* DQS configuration */
  728. dqs_cfg = popts->dqs_config;
  729. #endif
  730. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  731. if (popts->cs_local_opts[i].odt_rd_cfg
  732. || popts->cs_local_opts[i].odt_wr_cfg) {
  733. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  734. break;
  735. }
  736. }
  737. num_pr = 1; /* Make this configurable */
  738. /*
  739. * 8572 manual says
  740. * {TIMING_CFG_1[PRETOACT]
  741. * + [DDR_SDRAM_CFG_2[NUM_PR]
  742. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  743. * << DDR_SDRAM_INTERVAL[REFINT]
  744. */
  745. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  746. obc_cfg = popts->otf_burst_chop_en;
  747. #else
  748. obc_cfg = 0;
  749. #endif
  750. #if (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7)
  751. slow = get_ddr_freq(0) < 1249000000;
  752. #endif
  753. if (popts->registered_dimm_en) {
  754. rcw_en = 1;
  755. ap_en = popts->ap_en;
  756. } else {
  757. ap_en = 0;
  758. }
  759. x4_en = popts->x4_en ? 1 : 0;
  760. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  761. /* Use the DDR controller to auto initialize memory. */
  762. d_init = popts->ecc_init_using_memctl;
  763. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  764. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  765. #else
  766. /* Memory will be initialized via DMA, or not at all. */
  767. d_init = 0;
  768. #endif
  769. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  770. md_en = popts->mirrored_dimm;
  771. #endif
  772. qd_en = popts->quad_rank_present ? 1 : 0;
  773. ddr->ddr_sdram_cfg_2 = (0
  774. | ((frc_sr & 0x1) << 31)
  775. | ((sr_ie & 0x1) << 30)
  776. #ifndef CONFIG_SYS_FSL_DDR4
  777. | ((dll_rst_dis & 0x1) << 29)
  778. | ((dqs_cfg & 0x3) << 26)
  779. #endif
  780. | ((odt_cfg & 0x3) << 21)
  781. | ((num_pr & 0xf) << 12)
  782. | ((slow & 1) << 11)
  783. | (x4_en << 10)
  784. | (qd_en << 9)
  785. | (unq_mrs_en << 8)
  786. | ((obc_cfg & 0x1) << 6)
  787. | ((ap_en & 0x1) << 5)
  788. | ((d_init & 0x1) << 4)
  789. | ((rcw_en & 0x1) << 2)
  790. | ((md_en & 0x1) << 0)
  791. );
  792. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  793. }
  794. #ifdef CONFIG_SYS_FSL_DDR4
  795. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  796. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  797. const memctl_options_t *popts,
  798. const common_timing_params_t *common_dimm,
  799. const unsigned int unq_mrs_en)
  800. {
  801. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  802. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  803. int i;
  804. unsigned int wr_crc = 0; /* Disable */
  805. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  806. unsigned int srt = 0; /* self-refresh temerature, normal range */
  807. unsigned int cwl = compute_cas_write_latency() - 9;
  808. unsigned int mpr = 0; /* serial */
  809. unsigned int wc_lat;
  810. const unsigned int mclk_ps = get_memory_clk_period_ps();
  811. if (popts->rtt_override)
  812. rtt_wr = popts->rtt_wr_override_value;
  813. else
  814. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  815. if (common_dimm->extended_op_srt)
  816. srt = common_dimm->extended_op_srt;
  817. esdmode2 = (0
  818. | ((wr_crc & 0x1) << 12)
  819. | ((rtt_wr & 0x3) << 9)
  820. | ((srt & 0x3) << 6)
  821. | ((cwl & 0x7) << 3));
  822. if (mclk_ps >= 1250)
  823. wc_lat = 0;
  824. else if (mclk_ps >= 833)
  825. wc_lat = 1;
  826. else
  827. wc_lat = 2;
  828. esdmode3 = (0
  829. | ((mpr & 0x3) << 11)
  830. | ((wc_lat & 0x3) << 9));
  831. ddr->ddr_sdram_mode_2 = (0
  832. | ((esdmode2 & 0xFFFF) << 16)
  833. | ((esdmode3 & 0xFFFF) << 0)
  834. );
  835. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  836. if (unq_mrs_en) { /* unique mode registers are supported */
  837. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  838. if (popts->rtt_override)
  839. rtt_wr = popts->rtt_wr_override_value;
  840. else
  841. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  842. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  843. esdmode2 |= (rtt_wr & 0x3) << 9;
  844. switch (i) {
  845. case 1:
  846. ddr->ddr_sdram_mode_4 = (0
  847. | ((esdmode2 & 0xFFFF) << 16)
  848. | ((esdmode3 & 0xFFFF) << 0)
  849. );
  850. break;
  851. case 2:
  852. ddr->ddr_sdram_mode_6 = (0
  853. | ((esdmode2 & 0xFFFF) << 16)
  854. | ((esdmode3 & 0xFFFF) << 0)
  855. );
  856. break;
  857. case 3:
  858. ddr->ddr_sdram_mode_8 = (0
  859. | ((esdmode2 & 0xFFFF) << 16)
  860. | ((esdmode3 & 0xFFFF) << 0)
  861. );
  862. break;
  863. }
  864. }
  865. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  866. ddr->ddr_sdram_mode_4);
  867. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  868. ddr->ddr_sdram_mode_6);
  869. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  870. ddr->ddr_sdram_mode_8);
  871. }
  872. }
  873. #elif defined(CONFIG_SYS_FSL_DDR3)
  874. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  875. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  876. const memctl_options_t *popts,
  877. const common_timing_params_t *common_dimm,
  878. const unsigned int unq_mrs_en)
  879. {
  880. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  881. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  882. int i;
  883. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  884. unsigned int srt = 0; /* self-refresh temerature, normal range */
  885. unsigned int asr = 0; /* auto self-refresh disable */
  886. unsigned int cwl = compute_cas_write_latency() - 5;
  887. unsigned int pasr = 0; /* partial array self refresh disable */
  888. if (popts->rtt_override)
  889. rtt_wr = popts->rtt_wr_override_value;
  890. else
  891. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  892. if (common_dimm->extended_op_srt)
  893. srt = common_dimm->extended_op_srt;
  894. esdmode2 = (0
  895. | ((rtt_wr & 0x3) << 9)
  896. | ((srt & 0x1) << 7)
  897. | ((asr & 0x1) << 6)
  898. | ((cwl & 0x7) << 3)
  899. | ((pasr & 0x7) << 0));
  900. ddr->ddr_sdram_mode_2 = (0
  901. | ((esdmode2 & 0xFFFF) << 16)
  902. | ((esdmode3 & 0xFFFF) << 0)
  903. );
  904. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  905. if (unq_mrs_en) { /* unique mode registers are supported */
  906. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  907. if (popts->rtt_override)
  908. rtt_wr = popts->rtt_wr_override_value;
  909. else
  910. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  911. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  912. esdmode2 |= (rtt_wr & 0x3) << 9;
  913. switch (i) {
  914. case 1:
  915. ddr->ddr_sdram_mode_4 = (0
  916. | ((esdmode2 & 0xFFFF) << 16)
  917. | ((esdmode3 & 0xFFFF) << 0)
  918. );
  919. break;
  920. case 2:
  921. ddr->ddr_sdram_mode_6 = (0
  922. | ((esdmode2 & 0xFFFF) << 16)
  923. | ((esdmode3 & 0xFFFF) << 0)
  924. );
  925. break;
  926. case 3:
  927. ddr->ddr_sdram_mode_8 = (0
  928. | ((esdmode2 & 0xFFFF) << 16)
  929. | ((esdmode3 & 0xFFFF) << 0)
  930. );
  931. break;
  932. }
  933. }
  934. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  935. ddr->ddr_sdram_mode_4);
  936. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  937. ddr->ddr_sdram_mode_6);
  938. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  939. ddr->ddr_sdram_mode_8);
  940. }
  941. }
  942. #else /* for DDR2 and DDR1 */
  943. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  944. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  945. const memctl_options_t *popts,
  946. const common_timing_params_t *common_dimm,
  947. const unsigned int unq_mrs_en)
  948. {
  949. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  950. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  951. ddr->ddr_sdram_mode_2 = (0
  952. | ((esdmode2 & 0xFFFF) << 16)
  953. | ((esdmode3 & 0xFFFF) << 0)
  954. );
  955. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  956. }
  957. #endif
  958. #ifdef CONFIG_SYS_FSL_DDR4
  959. /* DDR SDRAM Mode configuration 9 (DDR_SDRAM_MODE_9) */
  960. static void set_ddr_sdram_mode_9(fsl_ddr_cfg_regs_t *ddr,
  961. const memctl_options_t *popts,
  962. const common_timing_params_t *common_dimm,
  963. const unsigned int unq_mrs_en)
  964. {
  965. int i;
  966. unsigned short esdmode4 = 0; /* Extended SDRAM mode 4 */
  967. unsigned short esdmode5; /* Extended SDRAM mode 5 */
  968. esdmode5 = 0x00000400; /* Data mask enabled */
  969. ddr->ddr_sdram_mode_9 = (0
  970. | ((esdmode4 & 0xffff) << 16)
  971. | ((esdmode5 & 0xffff) << 0)
  972. );
  973. debug("FSLDDR: ddr_sdram_mode_9) = 0x%08x\n", ddr->ddr_sdram_mode_9);
  974. if (unq_mrs_en) { /* unique mode registers are supported */
  975. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  976. switch (i) {
  977. case 1:
  978. ddr->ddr_sdram_mode_11 = (0
  979. | ((esdmode4 & 0xFFFF) << 16)
  980. | ((esdmode5 & 0xFFFF) << 0)
  981. );
  982. break;
  983. case 2:
  984. ddr->ddr_sdram_mode_13 = (0
  985. | ((esdmode4 & 0xFFFF) << 16)
  986. | ((esdmode5 & 0xFFFF) << 0)
  987. );
  988. break;
  989. case 3:
  990. ddr->ddr_sdram_mode_15 = (0
  991. | ((esdmode4 & 0xFFFF) << 16)
  992. | ((esdmode5 & 0xFFFF) << 0)
  993. );
  994. break;
  995. }
  996. }
  997. debug("FSLDDR: ddr_sdram_mode_11 = 0x%08x\n",
  998. ddr->ddr_sdram_mode_11);
  999. debug("FSLDDR: ddr_sdram_mode_13 = 0x%08x\n",
  1000. ddr->ddr_sdram_mode_13);
  1001. debug("FSLDDR: ddr_sdram_mode_15 = 0x%08x\n",
  1002. ddr->ddr_sdram_mode_15);
  1003. }
  1004. }
  1005. /* DDR SDRAM Mode configuration 10 (DDR_SDRAM_MODE_10) */
  1006. static void set_ddr_sdram_mode_10(fsl_ddr_cfg_regs_t *ddr,
  1007. const memctl_options_t *popts,
  1008. const common_timing_params_t *common_dimm,
  1009. const unsigned int unq_mrs_en)
  1010. {
  1011. int i;
  1012. unsigned short esdmode6 = 0; /* Extended SDRAM mode 6 */
  1013. unsigned short esdmode7 = 0; /* Extended SDRAM mode 7 */
  1014. unsigned int tccdl_min = picos_to_mclk(common_dimm->tccdl_ps);
  1015. esdmode6 = ((tccdl_min - 4) & 0x7) << 10;
  1016. ddr->ddr_sdram_mode_10 = (0
  1017. | ((esdmode6 & 0xffff) << 16)
  1018. | ((esdmode7 & 0xffff) << 0)
  1019. );
  1020. debug("FSLDDR: ddr_sdram_mode_10) = 0x%08x\n", ddr->ddr_sdram_mode_10);
  1021. if (unq_mrs_en) { /* unique mode registers are supported */
  1022. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1023. switch (i) {
  1024. case 1:
  1025. ddr->ddr_sdram_mode_12 = (0
  1026. | ((esdmode6 & 0xFFFF) << 16)
  1027. | ((esdmode7 & 0xFFFF) << 0)
  1028. );
  1029. break;
  1030. case 2:
  1031. ddr->ddr_sdram_mode_14 = (0
  1032. | ((esdmode6 & 0xFFFF) << 16)
  1033. | ((esdmode7 & 0xFFFF) << 0)
  1034. );
  1035. break;
  1036. case 3:
  1037. ddr->ddr_sdram_mode_16 = (0
  1038. | ((esdmode6 & 0xFFFF) << 16)
  1039. | ((esdmode7 & 0xFFFF) << 0)
  1040. );
  1041. break;
  1042. }
  1043. }
  1044. debug("FSLDDR: ddr_sdram_mode_12 = 0x%08x\n",
  1045. ddr->ddr_sdram_mode_12);
  1046. debug("FSLDDR: ddr_sdram_mode_14 = 0x%08x\n",
  1047. ddr->ddr_sdram_mode_14);
  1048. debug("FSLDDR: ddr_sdram_mode_16 = 0x%08x\n",
  1049. ddr->ddr_sdram_mode_16);
  1050. }
  1051. }
  1052. #endif
  1053. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  1054. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  1055. const memctl_options_t *popts,
  1056. const common_timing_params_t *common_dimm)
  1057. {
  1058. unsigned int refint; /* Refresh interval */
  1059. unsigned int bstopre; /* Precharge interval */
  1060. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  1061. bstopre = popts->bstopre;
  1062. /* refint field used 0x3FFF in earlier controllers */
  1063. ddr->ddr_sdram_interval = (0
  1064. | ((refint & 0xFFFF) << 16)
  1065. | ((bstopre & 0x3FFF) << 0)
  1066. );
  1067. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  1068. }
  1069. #ifdef CONFIG_SYS_FSL_DDR4
  1070. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1071. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1072. const memctl_options_t *popts,
  1073. const common_timing_params_t *common_dimm,
  1074. unsigned int cas_latency,
  1075. unsigned int additive_latency,
  1076. const unsigned int unq_mrs_en)
  1077. {
  1078. int i;
  1079. unsigned short esdmode; /* Extended SDRAM mode */
  1080. unsigned short sdmode; /* SDRAM mode */
  1081. /* Mode Register - MR1 */
  1082. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1083. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1084. unsigned int rtt;
  1085. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1086. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1087. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1088. unsigned int dll_en = 1; /* DLL Enable 1=Enable (Normal),
  1089. 0=Disable (Test/Debug) */
  1090. /* Mode Register - MR0 */
  1091. unsigned int wr = 0; /* Write Recovery */
  1092. unsigned int dll_rst; /* DLL Reset */
  1093. unsigned int mode; /* Normal=0 or Test=1 */
  1094. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1095. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1096. unsigned int bt;
  1097. unsigned int bl; /* BL: Burst Length */
  1098. unsigned int wr_mclk;
  1099. /* DDR4 support WR 10, 12, 14, 16, 18, 20, 24 */
  1100. static const u8 wr_table[] = {
  1101. 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 6, 6};
  1102. /* DDR4 support CAS 9, 10, 11, 12, 13, 14, 15, 16, 18, 20, 22, 24 */
  1103. static const u8 cas_latency_table[] = {
  1104. 0, 1, 2, 3, 4, 5, 6, 7, 8, 8,
  1105. 9, 9, 10, 10, 11, 11};
  1106. if (popts->rtt_override)
  1107. rtt = popts->rtt_override_value;
  1108. else
  1109. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1110. if (additive_latency == (cas_latency - 1))
  1111. al = 1;
  1112. if (additive_latency == (cas_latency - 2))
  1113. al = 2;
  1114. if (popts->quad_rank_present)
  1115. dic = 1; /* output driver impedance 240/7 ohm */
  1116. /*
  1117. * The esdmode value will also be used for writing
  1118. * MR1 during write leveling for DDR3, although the
  1119. * bits specifically related to the write leveling
  1120. * scheme will be handled automatically by the DDR
  1121. * controller. so we set the wrlvl_en = 0 here.
  1122. */
  1123. esdmode = (0
  1124. | ((qoff & 0x1) << 12)
  1125. | ((tdqs_en & 0x1) << 11)
  1126. | ((rtt & 0x7) << 8)
  1127. | ((wrlvl_en & 0x1) << 7)
  1128. | ((al & 0x3) << 3)
  1129. | ((dic & 0x3) << 1) /* DIC field is split */
  1130. | ((dll_en & 0x1) << 0)
  1131. );
  1132. /*
  1133. * DLL control for precharge PD
  1134. * 0=slow exit DLL off (tXPDLL)
  1135. * 1=fast exit DLL on (tXP)
  1136. */
  1137. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1138. if (wr_mclk <= 24) {
  1139. wr = wr_table[wr_mclk - 10];
  1140. } else {
  1141. printf("Error: unsupported write recovery for mode register wr_mclk = %d\n",
  1142. wr_mclk);
  1143. }
  1144. dll_rst = 0; /* dll no reset */
  1145. mode = 0; /* normal mode */
  1146. /* look up table to get the cas latency bits */
  1147. if (cas_latency >= 9 && cas_latency <= 24)
  1148. caslat = cas_latency_table[cas_latency - 9];
  1149. else
  1150. printf("Error: unsupported cas latency for mode register\n");
  1151. bt = 0; /* Nibble sequential */
  1152. switch (popts->burst_length) {
  1153. case DDR_BL8:
  1154. bl = 0;
  1155. break;
  1156. case DDR_OTF:
  1157. bl = 1;
  1158. break;
  1159. case DDR_BC4:
  1160. bl = 2;
  1161. break;
  1162. default:
  1163. printf("Error: invalid burst length of %u specified. ",
  1164. popts->burst_length);
  1165. puts("Defaulting to on-the-fly BC4 or BL8 beats.\n");
  1166. bl = 1;
  1167. break;
  1168. }
  1169. sdmode = (0
  1170. | ((wr & 0x7) << 9)
  1171. | ((dll_rst & 0x1) << 8)
  1172. | ((mode & 0x1) << 7)
  1173. | (((caslat >> 1) & 0x7) << 4)
  1174. | ((bt & 0x1) << 3)
  1175. | ((caslat & 1) << 2)
  1176. | ((bl & 0x3) << 0)
  1177. );
  1178. ddr->ddr_sdram_mode = (0
  1179. | ((esdmode & 0xFFFF) << 16)
  1180. | ((sdmode & 0xFFFF) << 0)
  1181. );
  1182. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1183. if (unq_mrs_en) { /* unique mode registers are supported */
  1184. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1185. if (popts->rtt_override)
  1186. rtt = popts->rtt_override_value;
  1187. else
  1188. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1189. esdmode &= 0xF8FF; /* clear bit 10,9,8 for rtt */
  1190. esdmode |= (rtt & 0x7) << 8;
  1191. switch (i) {
  1192. case 1:
  1193. ddr->ddr_sdram_mode_3 = (0
  1194. | ((esdmode & 0xFFFF) << 16)
  1195. | ((sdmode & 0xFFFF) << 0)
  1196. );
  1197. break;
  1198. case 2:
  1199. ddr->ddr_sdram_mode_5 = (0
  1200. | ((esdmode & 0xFFFF) << 16)
  1201. | ((sdmode & 0xFFFF) << 0)
  1202. );
  1203. break;
  1204. case 3:
  1205. ddr->ddr_sdram_mode_7 = (0
  1206. | ((esdmode & 0xFFFF) << 16)
  1207. | ((sdmode & 0xFFFF) << 0)
  1208. );
  1209. break;
  1210. }
  1211. }
  1212. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1213. ddr->ddr_sdram_mode_3);
  1214. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1215. ddr->ddr_sdram_mode_5);
  1216. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1217. ddr->ddr_sdram_mode_5);
  1218. }
  1219. }
  1220. #elif defined(CONFIG_SYS_FSL_DDR3)
  1221. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1222. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1223. const memctl_options_t *popts,
  1224. const common_timing_params_t *common_dimm,
  1225. unsigned int cas_latency,
  1226. unsigned int additive_latency,
  1227. const unsigned int unq_mrs_en)
  1228. {
  1229. int i;
  1230. unsigned short esdmode; /* Extended SDRAM mode */
  1231. unsigned short sdmode; /* SDRAM mode */
  1232. /* Mode Register - MR1 */
  1233. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  1234. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  1235. unsigned int rtt;
  1236. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  1237. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  1238. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  1239. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1240. 1=Disable (Test/Debug) */
  1241. /* Mode Register - MR0 */
  1242. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  1243. unsigned int wr = 0; /* Write Recovery */
  1244. unsigned int dll_rst; /* DLL Reset */
  1245. unsigned int mode; /* Normal=0 or Test=1 */
  1246. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  1247. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  1248. unsigned int bt;
  1249. unsigned int bl; /* BL: Burst Length */
  1250. unsigned int wr_mclk;
  1251. /*
  1252. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  1253. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  1254. * for this table
  1255. */
  1256. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  1257. if (popts->rtt_override)
  1258. rtt = popts->rtt_override_value;
  1259. else
  1260. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  1261. if (additive_latency == (cas_latency - 1))
  1262. al = 1;
  1263. if (additive_latency == (cas_latency - 2))
  1264. al = 2;
  1265. if (popts->quad_rank_present)
  1266. dic = 1; /* output driver impedance 240/7 ohm */
  1267. /*
  1268. * The esdmode value will also be used for writing
  1269. * MR1 during write leveling for DDR3, although the
  1270. * bits specifically related to the write leveling
  1271. * scheme will be handled automatically by the DDR
  1272. * controller. so we set the wrlvl_en = 0 here.
  1273. */
  1274. esdmode = (0
  1275. | ((qoff & 0x1) << 12)
  1276. | ((tdqs_en & 0x1) << 11)
  1277. | ((rtt & 0x4) << 7) /* rtt field is split */
  1278. | ((wrlvl_en & 0x1) << 7)
  1279. | ((rtt & 0x2) << 5) /* rtt field is split */
  1280. | ((dic & 0x2) << 4) /* DIC field is split */
  1281. | ((al & 0x3) << 3)
  1282. | ((rtt & 0x1) << 2) /* rtt field is split */
  1283. | ((dic & 0x1) << 1) /* DIC field is split */
  1284. | ((dll_en & 0x1) << 0)
  1285. );
  1286. /*
  1287. * DLL control for precharge PD
  1288. * 0=slow exit DLL off (tXPDLL)
  1289. * 1=fast exit DLL on (tXP)
  1290. */
  1291. dll_on = 1;
  1292. wr_mclk = picos_to_mclk(common_dimm->twr_ps);
  1293. if (wr_mclk <= 16) {
  1294. wr = wr_table[wr_mclk - 5];
  1295. } else {
  1296. printf("Error: unsupported write recovery for mode register "
  1297. "wr_mclk = %d\n", wr_mclk);
  1298. }
  1299. dll_rst = 0; /* dll no reset */
  1300. mode = 0; /* normal mode */
  1301. /* look up table to get the cas latency bits */
  1302. if (cas_latency >= 5 && cas_latency <= 16) {
  1303. unsigned char cas_latency_table[] = {
  1304. 0x2, /* 5 clocks */
  1305. 0x4, /* 6 clocks */
  1306. 0x6, /* 7 clocks */
  1307. 0x8, /* 8 clocks */
  1308. 0xa, /* 9 clocks */
  1309. 0xc, /* 10 clocks */
  1310. 0xe, /* 11 clocks */
  1311. 0x1, /* 12 clocks */
  1312. 0x3, /* 13 clocks */
  1313. 0x5, /* 14 clocks */
  1314. 0x7, /* 15 clocks */
  1315. 0x9, /* 16 clocks */
  1316. };
  1317. caslat = cas_latency_table[cas_latency - 5];
  1318. } else {
  1319. printf("Error: unsupported cas latency for mode register\n");
  1320. }
  1321. bt = 0; /* Nibble sequential */
  1322. switch (popts->burst_length) {
  1323. case DDR_BL8:
  1324. bl = 0;
  1325. break;
  1326. case DDR_OTF:
  1327. bl = 1;
  1328. break;
  1329. case DDR_BC4:
  1330. bl = 2;
  1331. break;
  1332. default:
  1333. printf("Error: invalid burst length of %u specified. "
  1334. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  1335. popts->burst_length);
  1336. bl = 1;
  1337. break;
  1338. }
  1339. sdmode = (0
  1340. | ((dll_on & 0x1) << 12)
  1341. | ((wr & 0x7) << 9)
  1342. | ((dll_rst & 0x1) << 8)
  1343. | ((mode & 0x1) << 7)
  1344. | (((caslat >> 1) & 0x7) << 4)
  1345. | ((bt & 0x1) << 3)
  1346. | ((caslat & 1) << 2)
  1347. | ((bl & 0x3) << 0)
  1348. );
  1349. ddr->ddr_sdram_mode = (0
  1350. | ((esdmode & 0xFFFF) << 16)
  1351. | ((sdmode & 0xFFFF) << 0)
  1352. );
  1353. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1354. if (unq_mrs_en) { /* unique mode registers are supported */
  1355. for (i = 1; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1356. if (popts->rtt_override)
  1357. rtt = popts->rtt_override_value;
  1358. else
  1359. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  1360. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  1361. esdmode |= (0
  1362. | ((rtt & 0x4) << 7) /* rtt field is split */
  1363. | ((rtt & 0x2) << 5) /* rtt field is split */
  1364. | ((rtt & 0x1) << 2) /* rtt field is split */
  1365. );
  1366. switch (i) {
  1367. case 1:
  1368. ddr->ddr_sdram_mode_3 = (0
  1369. | ((esdmode & 0xFFFF) << 16)
  1370. | ((sdmode & 0xFFFF) << 0)
  1371. );
  1372. break;
  1373. case 2:
  1374. ddr->ddr_sdram_mode_5 = (0
  1375. | ((esdmode & 0xFFFF) << 16)
  1376. | ((sdmode & 0xFFFF) << 0)
  1377. );
  1378. break;
  1379. case 3:
  1380. ddr->ddr_sdram_mode_7 = (0
  1381. | ((esdmode & 0xFFFF) << 16)
  1382. | ((sdmode & 0xFFFF) << 0)
  1383. );
  1384. break;
  1385. }
  1386. }
  1387. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  1388. ddr->ddr_sdram_mode_3);
  1389. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1390. ddr->ddr_sdram_mode_5);
  1391. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  1392. ddr->ddr_sdram_mode_5);
  1393. }
  1394. }
  1395. #else /* !CONFIG_SYS_FSL_DDR3 */
  1396. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  1397. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  1398. const memctl_options_t *popts,
  1399. const common_timing_params_t *common_dimm,
  1400. unsigned int cas_latency,
  1401. unsigned int additive_latency,
  1402. const unsigned int unq_mrs_en)
  1403. {
  1404. unsigned short esdmode; /* Extended SDRAM mode */
  1405. unsigned short sdmode; /* SDRAM mode */
  1406. /*
  1407. * FIXME: This ought to be pre-calculated in a
  1408. * technology-specific routine,
  1409. * e.g. compute_DDR2_mode_register(), and then the
  1410. * sdmode and esdmode passed in as part of common_dimm.
  1411. */
  1412. /* Extended Mode Register */
  1413. unsigned int mrs = 0; /* Mode Register Set */
  1414. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  1415. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  1416. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  1417. unsigned int ocd = 0; /* 0x0=OCD not supported,
  1418. 0x7=OCD default state */
  1419. unsigned int rtt;
  1420. unsigned int al; /* Posted CAS# additive latency (AL) */
  1421. unsigned int ods = 0; /* Output Drive Strength:
  1422. 0 = Full strength (18ohm)
  1423. 1 = Reduced strength (4ohm) */
  1424. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  1425. 1=Disable (Test/Debug) */
  1426. /* Mode Register (MR) */
  1427. unsigned int mr; /* Mode Register Definition */
  1428. unsigned int pd; /* Power-Down Mode */
  1429. unsigned int wr; /* Write Recovery */
  1430. unsigned int dll_res; /* DLL Reset */
  1431. unsigned int mode; /* Normal=0 or Test=1 */
  1432. unsigned int caslat = 0;/* CAS# latency */
  1433. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  1434. unsigned int bt;
  1435. unsigned int bl; /* BL: Burst Length */
  1436. dqs_en = !popts->dqs_config;
  1437. rtt = fsl_ddr_get_rtt();
  1438. al = additive_latency;
  1439. esdmode = (0
  1440. | ((mrs & 0x3) << 14)
  1441. | ((outputs & 0x1) << 12)
  1442. | ((rdqs_en & 0x1) << 11)
  1443. | ((dqs_en & 0x1) << 10)
  1444. | ((ocd & 0x7) << 7)
  1445. | ((rtt & 0x2) << 5) /* rtt field is split */
  1446. | ((al & 0x7) << 3)
  1447. | ((rtt & 0x1) << 2) /* rtt field is split */
  1448. | ((ods & 0x1) << 1)
  1449. | ((dll_en & 0x1) << 0)
  1450. );
  1451. mr = 0; /* FIXME: CHECKME */
  1452. /*
  1453. * 0 = Fast Exit (Normal)
  1454. * 1 = Slow Exit (Low Power)
  1455. */
  1456. pd = 0;
  1457. #if defined(CONFIG_SYS_FSL_DDR1)
  1458. wr = 0; /* Historical */
  1459. #elif defined(CONFIG_SYS_FSL_DDR2)
  1460. wr = picos_to_mclk(common_dimm->twr_ps);
  1461. #endif
  1462. dll_res = 0;
  1463. mode = 0;
  1464. #if defined(CONFIG_SYS_FSL_DDR1)
  1465. if (1 <= cas_latency && cas_latency <= 4) {
  1466. unsigned char mode_caslat_table[4] = {
  1467. 0x5, /* 1.5 clocks */
  1468. 0x2, /* 2.0 clocks */
  1469. 0x6, /* 2.5 clocks */
  1470. 0x3 /* 3.0 clocks */
  1471. };
  1472. caslat = mode_caslat_table[cas_latency - 1];
  1473. } else {
  1474. printf("Warning: unknown cas_latency %d\n", cas_latency);
  1475. }
  1476. #elif defined(CONFIG_SYS_FSL_DDR2)
  1477. caslat = cas_latency;
  1478. #endif
  1479. bt = 0;
  1480. switch (popts->burst_length) {
  1481. case DDR_BL4:
  1482. bl = 2;
  1483. break;
  1484. case DDR_BL8:
  1485. bl = 3;
  1486. break;
  1487. default:
  1488. printf("Error: invalid burst length of %u specified. "
  1489. " Defaulting to 4 beats.\n",
  1490. popts->burst_length);
  1491. bl = 2;
  1492. break;
  1493. }
  1494. sdmode = (0
  1495. | ((mr & 0x3) << 14)
  1496. | ((pd & 0x1) << 12)
  1497. | ((wr & 0x7) << 9)
  1498. | ((dll_res & 0x1) << 8)
  1499. | ((mode & 0x1) << 7)
  1500. | ((caslat & 0x7) << 4)
  1501. | ((bt & 0x1) << 3)
  1502. | ((bl & 0x7) << 0)
  1503. );
  1504. ddr->ddr_sdram_mode = (0
  1505. | ((esdmode & 0xFFFF) << 16)
  1506. | ((sdmode & 0xFFFF) << 0)
  1507. );
  1508. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1509. }
  1510. #endif
  1511. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1512. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1513. {
  1514. unsigned int init_value; /* Initialization value */
  1515. #ifdef CONFIG_MEM_INIT_VALUE
  1516. init_value = CONFIG_MEM_INIT_VALUE;
  1517. #else
  1518. init_value = 0xDEADBEEF;
  1519. #endif
  1520. ddr->ddr_data_init = init_value;
  1521. }
  1522. /*
  1523. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1524. * The old controller on the 8540/60 doesn't have this register.
  1525. * Hope it's OK to set it (to 0) anyway.
  1526. */
  1527. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1528. const memctl_options_t *popts)
  1529. {
  1530. unsigned int clk_adjust; /* Clock adjust */
  1531. clk_adjust = popts->clk_adjust;
  1532. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1533. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1534. }
  1535. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1536. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1537. {
  1538. unsigned int init_addr = 0; /* Initialization address */
  1539. ddr->ddr_init_addr = init_addr;
  1540. }
  1541. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1542. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1543. {
  1544. unsigned int uia = 0; /* Use initialization address */
  1545. unsigned int init_ext_addr = 0; /* Initialization address */
  1546. ddr->ddr_init_ext_addr = (0
  1547. | ((uia & 0x1) << 31)
  1548. | (init_ext_addr & 0xF)
  1549. );
  1550. }
  1551. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1552. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1553. const memctl_options_t *popts)
  1554. {
  1555. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1556. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1557. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1558. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1559. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1560. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1561. if (popts->burst_length == DDR_BL8) {
  1562. /* We set BL/2 for fixed BL8 */
  1563. rrt = 0; /* BL/2 clocks */
  1564. wwt = 0; /* BL/2 clocks */
  1565. } else {
  1566. /* We need to set BL/2 + 2 to BC4 and OTF */
  1567. rrt = 2; /* BL/2 + 2 clocks */
  1568. wwt = 2; /* BL/2 + 2 clocks */
  1569. }
  1570. #endif
  1571. #ifdef CONFIG_SYS_FSL_DDR4
  1572. dll_lock = 2; /* tDLLK = 1024 clocks */
  1573. #elif defined(CONFIG_SYS_FSL_DDR3)
  1574. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1575. #endif
  1576. ddr->timing_cfg_4 = (0
  1577. | ((rwt & 0xf) << 28)
  1578. | ((wrt & 0xf) << 24)
  1579. | ((rrt & 0xf) << 20)
  1580. | ((wwt & 0xf) << 16)
  1581. | (dll_lock & 0x3)
  1582. );
  1583. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1584. }
  1585. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1586. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1587. {
  1588. unsigned int rodt_on = 0; /* Read to ODT on */
  1589. unsigned int rodt_off = 0; /* Read to ODT off */
  1590. unsigned int wodt_on = 0; /* Write to ODT on */
  1591. unsigned int wodt_off = 0; /* Write to ODT off */
  1592. #if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
  1593. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1594. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1595. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1596. if (cas_latency >= wr_lat)
  1597. rodt_on = cas_latency - wr_lat + 1;
  1598. rodt_off = 4; /* 4 clocks */
  1599. wodt_on = 1; /* 1 clocks */
  1600. wodt_off = 4; /* 4 clocks */
  1601. #endif
  1602. ddr->timing_cfg_5 = (0
  1603. | ((rodt_on & 0x1f) << 24)
  1604. | ((rodt_off & 0x7) << 20)
  1605. | ((wodt_on & 0x1f) << 12)
  1606. | ((wodt_off & 0x7) << 8)
  1607. );
  1608. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1609. }
  1610. #ifdef CONFIG_SYS_FSL_DDR4
  1611. static void set_timing_cfg_6(fsl_ddr_cfg_regs_t *ddr)
  1612. {
  1613. unsigned int hs_caslat = 0;
  1614. unsigned int hs_wrlat = 0;
  1615. unsigned int hs_wrrec = 0;
  1616. unsigned int hs_clkadj = 0;
  1617. unsigned int hs_wrlvl_start = 0;
  1618. ddr->timing_cfg_6 = (0
  1619. | ((hs_caslat & 0x1f) << 24)
  1620. | ((hs_wrlat & 0x1f) << 19)
  1621. | ((hs_wrrec & 0x1f) << 12)
  1622. | ((hs_clkadj & 0x1f) << 6)
  1623. | ((hs_wrlvl_start & 0x1f) << 0)
  1624. );
  1625. debug("FSLDDR: timing_cfg_6 = 0x%08x\n", ddr->timing_cfg_6);
  1626. }
  1627. static void set_timing_cfg_7(fsl_ddr_cfg_regs_t *ddr,
  1628. const common_timing_params_t *common_dimm)
  1629. {
  1630. unsigned int txpr, tcksre, tcksrx;
  1631. unsigned int cke_rst, cksre, cksrx, par_lat, cs_to_cmd;
  1632. txpr = max(5, picos_to_mclk(common_dimm->trfc1_ps + 10000));
  1633. tcksre = max(5, picos_to_mclk(10000));
  1634. tcksrx = max(5, picos_to_mclk(10000));
  1635. par_lat = 0;
  1636. cs_to_cmd = 0;
  1637. if (txpr <= 200)
  1638. cke_rst = 0;
  1639. else if (txpr <= 256)
  1640. cke_rst = 1;
  1641. else if (txpr <= 512)
  1642. cke_rst = 2;
  1643. else
  1644. cke_rst = 3;
  1645. if (tcksre <= 19)
  1646. cksre = tcksre - 5;
  1647. else
  1648. cksre = 15;
  1649. if (tcksrx <= 19)
  1650. cksrx = tcksrx - 5;
  1651. else
  1652. cksrx = 15;
  1653. ddr->timing_cfg_7 = (0
  1654. | ((cke_rst & 0x3) << 28)
  1655. | ((cksre & 0xf) << 24)
  1656. | ((cksrx & 0xf) << 20)
  1657. | ((par_lat & 0xf) << 16)
  1658. | ((cs_to_cmd & 0xf) << 4)
  1659. );
  1660. debug("FSLDDR: timing_cfg_7 = 0x%08x\n", ddr->timing_cfg_7);
  1661. }
  1662. static void set_timing_cfg_8(fsl_ddr_cfg_regs_t *ddr,
  1663. const memctl_options_t *popts,
  1664. const common_timing_params_t *common_dimm,
  1665. unsigned int cas_latency)
  1666. {
  1667. unsigned int rwt_bg, wrt_bg, rrt_bg, wwt_bg;
  1668. unsigned int acttoact_bg, wrtord_bg, pre_all_rec;
  1669. unsigned int tccdl = picos_to_mclk(common_dimm->tccdl_ps);
  1670. unsigned int wr_lat = ((ddr->timing_cfg_2 & 0x00780000) >> 19) +
  1671. ((ddr->timing_cfg_2 & 0x00040000) >> 14);
  1672. rwt_bg = cas_latency + 2 + 4 - wr_lat;
  1673. if (rwt_bg < tccdl)
  1674. rwt_bg = tccdl - rwt_bg;
  1675. else
  1676. rwt_bg = 0;
  1677. wrt_bg = wr_lat + 4 + 1 - cas_latency;
  1678. if (wrt_bg < tccdl)
  1679. wrt_bg = tccdl - wrt_bg;
  1680. else
  1681. wrt_bg = 0;
  1682. if (popts->burst_length == DDR_BL8) {
  1683. rrt_bg = tccdl - 4;
  1684. wwt_bg = tccdl - 4;
  1685. } else {
  1686. rrt_bg = tccdl - 2;
  1687. wwt_bg = tccdl - 4;
  1688. }
  1689. acttoact_bg = picos_to_mclk(common_dimm->trrdl_ps);
  1690. wrtord_bg = max(4, picos_to_mclk(7500));
  1691. pre_all_rec = 0;
  1692. ddr->timing_cfg_8 = (0
  1693. | ((rwt_bg & 0xf) << 28)
  1694. | ((wrt_bg & 0xf) << 24)
  1695. | ((rrt_bg & 0xf) << 20)
  1696. | ((wwt_bg & 0xf) << 16)
  1697. | ((acttoact_bg & 0xf) << 12)
  1698. | ((wrtord_bg & 0xf) << 8)
  1699. | ((pre_all_rec & 0x1f) << 0)
  1700. );
  1701. debug("FSLDDR: timing_cfg_8 = 0x%08x\n", ddr->timing_cfg_8);
  1702. }
  1703. static void set_timing_cfg_9(fsl_ddr_cfg_regs_t *ddr)
  1704. {
  1705. ddr->timing_cfg_9 = 0;
  1706. debug("FSLDDR: timing_cfg_9 = 0x%08x\n", ddr->timing_cfg_9);
  1707. }
  1708. static void set_ddr_dq_mapping(fsl_ddr_cfg_regs_t *ddr,
  1709. const dimm_params_t *dimm_params)
  1710. {
  1711. ddr->dq_map_0 = ((dimm_params->dq_mapping[0] & 0x3F) << 26) |
  1712. ((dimm_params->dq_mapping[1] & 0x3F) << 20) |
  1713. ((dimm_params->dq_mapping[2] & 0x3F) << 14) |
  1714. ((dimm_params->dq_mapping[3] & 0x3F) << 8) |
  1715. ((dimm_params->dq_mapping[4] & 0x3F) << 2);
  1716. ddr->dq_map_1 = ((dimm_params->dq_mapping[5] & 0x3F) << 26) |
  1717. ((dimm_params->dq_mapping[6] & 0x3F) << 20) |
  1718. ((dimm_params->dq_mapping[7] & 0x3F) << 14) |
  1719. ((dimm_params->dq_mapping[10] & 0x3F) << 8) |
  1720. ((dimm_params->dq_mapping[11] & 0x3F) << 2);
  1721. ddr->dq_map_2 = ((dimm_params->dq_mapping[12] & 0x3F) << 26) |
  1722. ((dimm_params->dq_mapping[13] & 0x3F) << 20) |
  1723. ((dimm_params->dq_mapping[14] & 0x3F) << 14) |
  1724. ((dimm_params->dq_mapping[15] & 0x3F) << 8) |
  1725. ((dimm_params->dq_mapping[16] & 0x3F) << 2);
  1726. ddr->dq_map_3 = ((dimm_params->dq_mapping[17] & 0x3F) << 26) |
  1727. ((dimm_params->dq_mapping[8] & 0x3F) << 20) |
  1728. ((dimm_params->dq_mapping[9] & 0x3F) << 14) |
  1729. dimm_params->dq_mapping_ors;
  1730. debug("FSLDDR: dq_map_0 = 0x%08x\n", ddr->dq_map_0);
  1731. debug("FSLDDR: dq_map_1 = 0x%08x\n", ddr->dq_map_1);
  1732. debug("FSLDDR: dq_map_2 = 0x%08x\n", ddr->dq_map_2);
  1733. debug("FSLDDR: dq_map_3 = 0x%08x\n", ddr->dq_map_3);
  1734. }
  1735. static void set_ddr_sdram_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  1736. const memctl_options_t *popts)
  1737. {
  1738. int rd_pre;
  1739. rd_pre = popts->quad_rank_present ? 1 : 0;
  1740. ddr->ddr_sdram_cfg_3 = (rd_pre & 0x1) << 16;
  1741. debug("FSLDDR: ddr_sdram_cfg_3 = 0x%08x\n", ddr->ddr_sdram_cfg_3);
  1742. }
  1743. #endif /* CONFIG_SYS_FSL_DDR4 */
  1744. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1745. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1746. {
  1747. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1748. /* Normal Operation Full Calibration Time (tZQoper) */
  1749. unsigned int zqoper = 0;
  1750. /* Normal Operation Short Calibration Time (tZQCS) */
  1751. unsigned int zqcs = 0;
  1752. #ifdef CONFIG_SYS_FSL_DDR4
  1753. unsigned int zqcs_init;
  1754. #endif
  1755. if (zq_en) {
  1756. #ifdef CONFIG_SYS_FSL_DDR4
  1757. zqinit = 10; /* 1024 clocks */
  1758. zqoper = 9; /* 512 clocks */
  1759. zqcs = 7; /* 128 clocks */
  1760. zqcs_init = 5; /* 1024 refresh sequences */
  1761. #else
  1762. zqinit = 9; /* 512 clocks */
  1763. zqoper = 8; /* 256 clocks */
  1764. zqcs = 6; /* 64 clocks */
  1765. #endif
  1766. }
  1767. ddr->ddr_zq_cntl = (0
  1768. | ((zq_en & 0x1) << 31)
  1769. | ((zqinit & 0xF) << 24)
  1770. | ((zqoper & 0xF) << 16)
  1771. | ((zqcs & 0xF) << 8)
  1772. #ifdef CONFIG_SYS_FSL_DDR4
  1773. | ((zqcs_init & 0xF) << 0)
  1774. #endif
  1775. );
  1776. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1777. }
  1778. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1779. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1780. const memctl_options_t *popts)
  1781. {
  1782. /*
  1783. * First DQS pulse rising edge after margining mode
  1784. * is programmed (tWL_MRD)
  1785. */
  1786. unsigned int wrlvl_mrd = 0;
  1787. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1788. unsigned int wrlvl_odten = 0;
  1789. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1790. unsigned int wrlvl_dqsen = 0;
  1791. /* WRLVL_SMPL: Write leveling sample time */
  1792. unsigned int wrlvl_smpl = 0;
  1793. /* WRLVL_WLR: Write leveling repeition time */
  1794. unsigned int wrlvl_wlr = 0;
  1795. /* WRLVL_START: Write leveling start time */
  1796. unsigned int wrlvl_start = 0;
  1797. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1798. if (wrlvl_en) {
  1799. /* tWL_MRD min = 40 nCK, we set it 64 */
  1800. wrlvl_mrd = 0x6;
  1801. /* tWL_ODTEN 128 */
  1802. wrlvl_odten = 0x7;
  1803. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1804. wrlvl_dqsen = 0x5;
  1805. /*
  1806. * Write leveling sample time at least need 6 clocks
  1807. * higher than tWLO to allow enough time for progagation
  1808. * delay and sampling the prime data bits.
  1809. */
  1810. wrlvl_smpl = 0xf;
  1811. /*
  1812. * Write leveling repetition time
  1813. * at least tWLO + 6 clocks clocks
  1814. * we set it 64
  1815. */
  1816. wrlvl_wlr = 0x6;
  1817. /*
  1818. * Write leveling start time
  1819. * The value use for the DQS_ADJUST for the first sample
  1820. * when write leveling is enabled. It probably needs to be
  1821. * overriden per platform.
  1822. */
  1823. wrlvl_start = 0x8;
  1824. /*
  1825. * Override the write leveling sample and start time
  1826. * according to specific board
  1827. */
  1828. if (popts->wrlvl_override) {
  1829. wrlvl_smpl = popts->wrlvl_sample;
  1830. wrlvl_start = popts->wrlvl_start;
  1831. }
  1832. }
  1833. ddr->ddr_wrlvl_cntl = (0
  1834. | ((wrlvl_en & 0x1) << 31)
  1835. | ((wrlvl_mrd & 0x7) << 24)
  1836. | ((wrlvl_odten & 0x7) << 20)
  1837. | ((wrlvl_dqsen & 0x7) << 16)
  1838. | ((wrlvl_smpl & 0xf) << 12)
  1839. | ((wrlvl_wlr & 0x7) << 8)
  1840. | ((wrlvl_start & 0x1F) << 0)
  1841. );
  1842. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1843. ddr->ddr_wrlvl_cntl_2 = popts->wrlvl_ctl_2;
  1844. debug("FSLDDR: wrlvl_cntl_2 = 0x%08x\n", ddr->ddr_wrlvl_cntl_2);
  1845. ddr->ddr_wrlvl_cntl_3 = popts->wrlvl_ctl_3;
  1846. debug("FSLDDR: wrlvl_cntl_3 = 0x%08x\n", ddr->ddr_wrlvl_cntl_3);
  1847. }
  1848. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1849. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1850. {
  1851. /* Self Refresh Idle Threshold */
  1852. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1853. }
  1854. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1855. {
  1856. if (popts->addr_hash) {
  1857. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1858. puts("Address hashing enabled.\n");
  1859. }
  1860. }
  1861. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1862. {
  1863. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1864. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1865. }
  1866. static void set_ddr_cdr2(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1867. {
  1868. ddr->ddr_cdr2 = popts->ddr_cdr2;
  1869. debug("FSLDDR: ddr_cdr2 = 0x%08x\n", ddr->ddr_cdr2);
  1870. }
  1871. unsigned int
  1872. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1873. {
  1874. unsigned int res = 0;
  1875. /*
  1876. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1877. * not set at the same time.
  1878. */
  1879. if (ddr->ddr_sdram_cfg & 0x10000000
  1880. && ddr->ddr_sdram_cfg & 0x00008000) {
  1881. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1882. " should not be set at the same time.\n");
  1883. res++;
  1884. }
  1885. return res;
  1886. }
  1887. unsigned int
  1888. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1889. fsl_ddr_cfg_regs_t *ddr,
  1890. const common_timing_params_t *common_dimm,
  1891. const dimm_params_t *dimm_params,
  1892. unsigned int dbw_cap_adj,
  1893. unsigned int size_only)
  1894. {
  1895. unsigned int i;
  1896. unsigned int cas_latency;
  1897. unsigned int additive_latency;
  1898. unsigned int sr_it;
  1899. unsigned int zq_en;
  1900. unsigned int wrlvl_en;
  1901. unsigned int ip_rev = 0;
  1902. unsigned int unq_mrs_en = 0;
  1903. int cs_en = 1;
  1904. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1905. if (common_dimm == NULL) {
  1906. printf("Error: subset DIMM params struct null pointer\n");
  1907. return 1;
  1908. }
  1909. /*
  1910. * Process overrides first.
  1911. *
  1912. * FIXME: somehow add dereated caslat to this
  1913. */
  1914. cas_latency = (popts->cas_latency_override)
  1915. ? popts->cas_latency_override_value
  1916. : common_dimm->lowest_common_spd_caslat;
  1917. additive_latency = (popts->additive_latency_override)
  1918. ? popts->additive_latency_override_value
  1919. : common_dimm->additive_latency;
  1920. sr_it = (popts->auto_self_refresh_en)
  1921. ? popts->sr_it
  1922. : 0;
  1923. /* ZQ calibration */
  1924. zq_en = (popts->zq_en) ? 1 : 0;
  1925. /* write leveling */
  1926. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1927. /* Chip Select Memory Bounds (CSn_BNDS) */
  1928. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1929. unsigned long long ea, sa;
  1930. unsigned int cs_per_dimm
  1931. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1932. unsigned int dimm_number
  1933. = i / cs_per_dimm;
  1934. unsigned long long rank_density
  1935. = dimm_params[dimm_number].rank_density >> dbw_cap_adj;
  1936. if (dimm_params[dimm_number].n_ranks == 0) {
  1937. debug("Skipping setup of CS%u "
  1938. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1939. continue;
  1940. }
  1941. if (popts->memctl_interleaving) {
  1942. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1943. case FSL_DDR_CS0_CS1_CS2_CS3:
  1944. break;
  1945. case FSL_DDR_CS0_CS1:
  1946. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1947. if (i > 1)
  1948. cs_en = 0;
  1949. break;
  1950. case FSL_DDR_CS2_CS3:
  1951. default:
  1952. if (i > 0)
  1953. cs_en = 0;
  1954. break;
  1955. }
  1956. sa = common_dimm->base_address;
  1957. ea = sa + common_dimm->total_mem - 1;
  1958. } else if (!popts->memctl_interleaving) {
  1959. /*
  1960. * If memory interleaving between controllers is NOT
  1961. * enabled, the starting address for each memory
  1962. * controller is distinct. However, because rank
  1963. * interleaving is enabled, the starting and ending
  1964. * addresses of the total memory on that memory
  1965. * controller needs to be programmed into its
  1966. * respective CS0_BNDS.
  1967. */
  1968. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1969. case FSL_DDR_CS0_CS1_CS2_CS3:
  1970. sa = common_dimm->base_address;
  1971. ea = sa + common_dimm->total_mem - 1;
  1972. break;
  1973. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1974. if ((i >= 2) && (dimm_number == 0)) {
  1975. sa = dimm_params[dimm_number].base_address +
  1976. 2 * rank_density;
  1977. ea = sa + 2 * rank_density - 1;
  1978. } else {
  1979. sa = dimm_params[dimm_number].base_address;
  1980. ea = sa + 2 * rank_density - 1;
  1981. }
  1982. break;
  1983. case FSL_DDR_CS0_CS1:
  1984. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1985. sa = dimm_params[dimm_number].base_address;
  1986. ea = sa + rank_density - 1;
  1987. if (i != 1)
  1988. sa += (i % cs_per_dimm) * rank_density;
  1989. ea += (i % cs_per_dimm) * rank_density;
  1990. } else {
  1991. sa = 0;
  1992. ea = 0;
  1993. }
  1994. if (i == 0)
  1995. ea += rank_density;
  1996. break;
  1997. case FSL_DDR_CS2_CS3:
  1998. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1999. sa = dimm_params[dimm_number].base_address;
  2000. ea = sa + rank_density - 1;
  2001. if (i != 3)
  2002. sa += (i % cs_per_dimm) * rank_density;
  2003. ea += (i % cs_per_dimm) * rank_density;
  2004. } else {
  2005. sa = 0;
  2006. ea = 0;
  2007. }
  2008. if (i == 2)
  2009. ea += (rank_density >> dbw_cap_adj);
  2010. break;
  2011. default: /* No bank(chip-select) interleaving */
  2012. sa = dimm_params[dimm_number].base_address;
  2013. ea = sa + rank_density - 1;
  2014. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  2015. sa += (i % cs_per_dimm) * rank_density;
  2016. ea += (i % cs_per_dimm) * rank_density;
  2017. } else {
  2018. sa = 0;
  2019. ea = 0;
  2020. }
  2021. break;
  2022. }
  2023. }
  2024. sa >>= 24;
  2025. ea >>= 24;
  2026. if (cs_en) {
  2027. ddr->cs[i].bnds = (0
  2028. | ((sa & 0xffff) << 16) /* starting address */
  2029. | ((ea & 0xffff) << 0) /* ending address */
  2030. );
  2031. } else {
  2032. /* setting bnds to 0xffffffff for inactive CS */
  2033. ddr->cs[i].bnds = 0xffffffff;
  2034. }
  2035. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  2036. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  2037. set_csn_config_2(i, ddr);
  2038. }
  2039. /*
  2040. * In the case we only need to compute the ddr sdram size, we only need
  2041. * to set csn registers, so return from here.
  2042. */
  2043. if (size_only)
  2044. return 0;
  2045. set_ddr_eor(ddr, popts);
  2046. #if !defined(CONFIG_SYS_FSL_DDR1)
  2047. set_timing_cfg_0(ddr, popts, dimm_params);
  2048. #endif
  2049. set_timing_cfg_3(ddr, popts, common_dimm, cas_latency,
  2050. additive_latency);
  2051. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  2052. set_timing_cfg_2(ddr, popts, common_dimm,
  2053. cas_latency, additive_latency);
  2054. set_ddr_cdr1(ddr, popts);
  2055. set_ddr_cdr2(ddr, popts);
  2056. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  2057. ip_rev = fsl_ddr_get_version();
  2058. if (ip_rev > 0x40400)
  2059. unq_mrs_en = 1;
  2060. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  2061. set_ddr_sdram_mode(ddr, popts, common_dimm,
  2062. cas_latency, additive_latency, unq_mrs_en);
  2063. set_ddr_sdram_mode_2(ddr, popts, common_dimm, unq_mrs_en);
  2064. #ifdef CONFIG_SYS_FSL_DDR4
  2065. set_ddr_sdram_mode_9(ddr, popts, common_dimm, unq_mrs_en);
  2066. set_ddr_sdram_mode_10(ddr, popts, common_dimm, unq_mrs_en);
  2067. #endif
  2068. set_ddr_sdram_interval(ddr, popts, common_dimm);
  2069. set_ddr_data_init(ddr);
  2070. set_ddr_sdram_clk_cntl(ddr, popts);
  2071. set_ddr_init_addr(ddr);
  2072. set_ddr_init_ext_addr(ddr);
  2073. set_timing_cfg_4(ddr, popts);
  2074. set_timing_cfg_5(ddr, cas_latency);
  2075. #ifdef CONFIG_SYS_FSL_DDR4
  2076. set_ddr_sdram_cfg_3(ddr, popts);
  2077. set_timing_cfg_6(ddr);
  2078. set_timing_cfg_7(ddr, common_dimm);
  2079. set_timing_cfg_8(ddr, popts, common_dimm, cas_latency);
  2080. set_timing_cfg_9(ddr);
  2081. set_ddr_dq_mapping(ddr, dimm_params);
  2082. #endif
  2083. set_ddr_zq_cntl(ddr, zq_en);
  2084. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  2085. set_ddr_sr_cntr(ddr, sr_it);
  2086. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  2087. #ifdef CONFIG_SYS_FSL_DDR_EMU
  2088. /* disble DDR training for emulator */
  2089. ddr->debug[2] = 0x00000400;
  2090. ddr->debug[4] = 0xff800000;
  2091. #endif
  2092. return check_fsl_memctl_config_regs(ddr);
  2093. }