micrel.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * Micrel PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. * (C) 2012 NetModule AG, David Andrey, added KSZ9031
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <errno.h>
  14. #include <fdtdec.h>
  15. #include <micrel.h>
  16. #include <phy.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. static struct phy_driver KSZ804_driver = {
  19. .name = "Micrel KSZ804",
  20. .uid = 0x221510,
  21. .mask = 0xfffff0,
  22. .features = PHY_BASIC_FEATURES,
  23. .config = &genphy_config,
  24. .startup = &genphy_startup,
  25. .shutdown = &genphy_shutdown,
  26. };
  27. static struct phy_driver KSZ8031_driver = {
  28. .name = "Micrel KSZ8021/KSZ8031",
  29. .uid = 0x221550,
  30. .mask = 0xfffff0,
  31. .features = PHY_BASIC_FEATURES,
  32. .config = &genphy_config,
  33. .startup = &genphy_startup,
  34. .shutdown = &genphy_shutdown,
  35. };
  36. /**
  37. * KSZ8051
  38. */
  39. #define MII_KSZ8051_PHY_OMSO 0x16
  40. #define MII_KSZ8051_PHY_OMSO_NAND_TREE_ON (1 << 5)
  41. static int ksz8051_config(struct phy_device *phydev)
  42. {
  43. unsigned val;
  44. /* Disable NAND-tree */
  45. val = phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ8051_PHY_OMSO);
  46. val &= ~MII_KSZ8051_PHY_OMSO_NAND_TREE_ON;
  47. phy_write(phydev, MDIO_DEVAD_NONE, MII_KSZ8051_PHY_OMSO, val);
  48. return genphy_config(phydev);
  49. }
  50. static struct phy_driver KSZ8051_driver = {
  51. .name = "Micrel KSZ8051",
  52. .uid = 0x221550,
  53. .mask = 0xfffff0,
  54. .features = PHY_BASIC_FEATURES,
  55. .config = &ksz8051_config,
  56. .startup = &genphy_startup,
  57. .shutdown = &genphy_shutdown,
  58. };
  59. static struct phy_driver KSZ8081_driver = {
  60. .name = "Micrel KSZ8081",
  61. .uid = 0x221560,
  62. .mask = 0xfffff0,
  63. .features = PHY_BASIC_FEATURES,
  64. .config = &genphy_config,
  65. .startup = &genphy_startup,
  66. .shutdown = &genphy_shutdown,
  67. };
  68. /**
  69. * KSZ8895
  70. */
  71. static unsigned short smireg_to_phy(unsigned short reg)
  72. {
  73. return ((reg & 0xc0) >> 3) + 0x06 + ((reg & 0x20) >> 5);
  74. }
  75. static unsigned short smireg_to_reg(unsigned short reg)
  76. {
  77. return reg & 0x1F;
  78. }
  79. static void ksz8895_write_smireg(struct phy_device *phydev, int smireg, int val)
  80. {
  81. phydev->bus->write(phydev->bus, smireg_to_phy(smireg), MDIO_DEVAD_NONE,
  82. smireg_to_reg(smireg), val);
  83. }
  84. #if 0
  85. static int ksz8895_read_smireg(struct phy_device *phydev, int smireg)
  86. {
  87. return phydev->bus->read(phydev->bus, smireg_to_phy(smireg),
  88. MDIO_DEVAD_NONE, smireg_to_reg(smireg));
  89. }
  90. #endif
  91. int ksz8895_config(struct phy_device *phydev)
  92. {
  93. /* we are connected directly to the switch without
  94. * dedicated PHY. SCONF1 == 001 */
  95. phydev->link = 1;
  96. phydev->duplex = DUPLEX_FULL;
  97. phydev->speed = SPEED_100;
  98. /* Force the switch to start */
  99. ksz8895_write_smireg(phydev, 1, 1);
  100. return 0;
  101. }
  102. static int ksz8895_startup(struct phy_device *phydev)
  103. {
  104. return 0;
  105. }
  106. static struct phy_driver ksz8895_driver = {
  107. .name = "Micrel KSZ8895/KSZ8864",
  108. .uid = 0x221450,
  109. .mask = 0xffffe1,
  110. .features = PHY_BASIC_FEATURES,
  111. .config = &ksz8895_config,
  112. .startup = &ksz8895_startup,
  113. .shutdown = &genphy_shutdown,
  114. };
  115. #ifndef CONFIG_PHY_MICREL_KSZ9021
  116. /*
  117. * I can't believe Micrel used the exact same part number
  118. * for the KSZ9021. Shame Micrel, Shame!
  119. */
  120. static struct phy_driver KS8721_driver = {
  121. .name = "Micrel KS8721BL",
  122. .uid = 0x221610,
  123. .mask = 0xfffff0,
  124. .features = PHY_BASIC_FEATURES,
  125. .config = &genphy_config,
  126. .startup = &genphy_startup,
  127. .shutdown = &genphy_shutdown,
  128. };
  129. #endif
  130. /*
  131. * KSZ9021 - KSZ9031 common
  132. */
  133. #define MII_KSZ90xx_PHY_CTL 0x1f
  134. #define MIIM_KSZ90xx_PHYCTL_1000 (1 << 6)
  135. #define MIIM_KSZ90xx_PHYCTL_100 (1 << 5)
  136. #define MIIM_KSZ90xx_PHYCTL_10 (1 << 4)
  137. #define MIIM_KSZ90xx_PHYCTL_DUPLEX (1 << 3)
  138. static int ksz90xx_startup(struct phy_device *phydev)
  139. {
  140. unsigned phy_ctl;
  141. genphy_update_link(phydev);
  142. phy_ctl = phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ90xx_PHY_CTL);
  143. if (phy_ctl & MIIM_KSZ90xx_PHYCTL_DUPLEX)
  144. phydev->duplex = DUPLEX_FULL;
  145. else
  146. phydev->duplex = DUPLEX_HALF;
  147. if (phy_ctl & MIIM_KSZ90xx_PHYCTL_1000)
  148. phydev->speed = SPEED_1000;
  149. else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_100)
  150. phydev->speed = SPEED_100;
  151. else if (phy_ctl & MIIM_KSZ90xx_PHYCTL_10)
  152. phydev->speed = SPEED_10;
  153. return 0;
  154. }
  155. /* Common OF config bits for KSZ9021 and KSZ9031 */
  156. #if defined(CONFIG_PHY_MICREL_KSZ9021) || defined(CONFIG_PHY_MICREL_KSZ9031)
  157. #ifdef CONFIG_DM_ETH
  158. struct ksz90x1_reg_field {
  159. const char *name;
  160. const u8 size; /* Size of the bitfield, in bits */
  161. const u8 off; /* Offset from bit 0 */
  162. const u8 dflt; /* Default value */
  163. };
  164. struct ksz90x1_ofcfg {
  165. const u16 reg;
  166. const u16 devad;
  167. const struct ksz90x1_reg_field *grp;
  168. const u16 grpsz;
  169. };
  170. static const struct ksz90x1_reg_field ksz90x1_rxd_grp[] = {
  171. { "rxd0-skew-ps", 4, 0, 0x7 }, { "rxd1-skew-ps", 4, 4, 0x7 },
  172. { "rxd2-skew-ps", 4, 8, 0x7 }, { "rxd3-skew-ps", 4, 12, 0x7 }
  173. };
  174. static const struct ksz90x1_reg_field ksz90x1_txd_grp[] = {
  175. { "txd0-skew-ps", 4, 0, 0x7 }, { "txd1-skew-ps", 4, 4, 0x7 },
  176. { "txd2-skew-ps", 4, 8, 0x7 }, { "txd3-skew-ps", 4, 12, 0x7 },
  177. };
  178. static int ksz90x1_of_config_group(struct phy_device *phydev,
  179. struct ksz90x1_ofcfg *ofcfg)
  180. {
  181. struct udevice *dev = phydev->dev;
  182. struct phy_driver *drv = phydev->drv;
  183. const int ps_to_regval = 200;
  184. int val[4];
  185. int i, changed = 0, offset, max;
  186. u16 regval = 0;
  187. if (!drv || !drv->writeext)
  188. return -EOPNOTSUPP;
  189. for (i = 0; i < ofcfg->grpsz; i++) {
  190. val[i] = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
  191. ofcfg->grp[i].name, -1);
  192. offset = ofcfg->grp[i].off;
  193. if (val[i] == -1) {
  194. /* Default register value for KSZ9021 */
  195. regval |= ofcfg->grp[i].dflt << offset;
  196. } else {
  197. changed = 1; /* Value was changed in OF */
  198. /* Calculate the register value and fix corner cases */
  199. if (val[i] > ps_to_regval * 0xf) {
  200. max = (1 << ofcfg->grp[i].size) - 1;
  201. regval |= max << offset;
  202. } else {
  203. regval |= (val[i] / ps_to_regval) << offset;
  204. }
  205. }
  206. }
  207. if (!changed)
  208. return 0;
  209. return drv->writeext(phydev, 0, ofcfg->devad, ofcfg->reg, regval);
  210. }
  211. #endif
  212. #endif
  213. #ifdef CONFIG_PHY_MICREL_KSZ9021
  214. /*
  215. * KSZ9021
  216. */
  217. /* PHY Registers */
  218. #define MII_KSZ9021_EXTENDED_CTRL 0x0b
  219. #define MII_KSZ9021_EXTENDED_DATAW 0x0c
  220. #define MII_KSZ9021_EXTENDED_DATAR 0x0d
  221. #define CTRL1000_PREFER_MASTER (1 << 10)
  222. #define CTRL1000_CONFIG_MASTER (1 << 11)
  223. #define CTRL1000_MANUAL_CONFIG (1 << 12)
  224. #ifdef CONFIG_DM_ETH
  225. static const struct ksz90x1_reg_field ksz9021_clk_grp[] = {
  226. { "txen-skew-ps", 4, 0, 0x7 }, { "txc-skew-ps", 4, 4, 0x7 },
  227. { "rxdv-skew-ps", 4, 8, 0x7 }, { "rxc-skew-ps", 4, 12, 0x7 },
  228. };
  229. static int ksz9021_of_config(struct phy_device *phydev)
  230. {
  231. struct ksz90x1_ofcfg ofcfg[] = {
  232. { MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0, ksz90x1_rxd_grp, 4 },
  233. { MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0, ksz90x1_txd_grp, 4 },
  234. { MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0, ksz9021_clk_grp, 4 },
  235. };
  236. int i, ret = 0;
  237. for (i = 0; i < ARRAY_SIZE(ofcfg); i++)
  238. ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
  239. if (ret)
  240. return ret;
  241. return 0;
  242. }
  243. #else
  244. static int ksz9021_of_config(struct phy_device *phydev)
  245. {
  246. return 0;
  247. }
  248. #endif
  249. int ksz9021_phy_extended_write(struct phy_device *phydev, int regnum, u16 val)
  250. {
  251. /* extended registers */
  252. phy_write(phydev, MDIO_DEVAD_NONE,
  253. MII_KSZ9021_EXTENDED_CTRL, regnum | 0x8000);
  254. return phy_write(phydev, MDIO_DEVAD_NONE,
  255. MII_KSZ9021_EXTENDED_DATAW, val);
  256. }
  257. int ksz9021_phy_extended_read(struct phy_device *phydev, int regnum)
  258. {
  259. /* extended registers */
  260. phy_write(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_CTRL, regnum);
  261. return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9021_EXTENDED_DATAR);
  262. }
  263. static int ksz9021_phy_extread(struct phy_device *phydev, int addr, int devaddr,
  264. int regnum)
  265. {
  266. return ksz9021_phy_extended_read(phydev, regnum);
  267. }
  268. static int ksz9021_phy_extwrite(struct phy_device *phydev, int addr,
  269. int devaddr, int regnum, u16 val)
  270. {
  271. return ksz9021_phy_extended_write(phydev, regnum, val);
  272. }
  273. /* Micrel ksz9021 */
  274. static int ksz9021_config(struct phy_device *phydev)
  275. {
  276. unsigned ctrl1000 = 0;
  277. const unsigned master = CTRL1000_PREFER_MASTER |
  278. CTRL1000_CONFIG_MASTER | CTRL1000_MANUAL_CONFIG;
  279. unsigned features = phydev->drv->features;
  280. int ret;
  281. ret = ksz9021_of_config(phydev);
  282. if (ret)
  283. return ret;
  284. if (getenv("disable_giga"))
  285. features &= ~(SUPPORTED_1000baseT_Half |
  286. SUPPORTED_1000baseT_Full);
  287. /* force master mode for 1000BaseT due to chip errata */
  288. if (features & SUPPORTED_1000baseT_Half)
  289. ctrl1000 |= ADVERTISE_1000HALF | master;
  290. if (features & SUPPORTED_1000baseT_Full)
  291. ctrl1000 |= ADVERTISE_1000FULL | master;
  292. phydev->advertising = phydev->supported = features;
  293. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, ctrl1000);
  294. genphy_config_aneg(phydev);
  295. genphy_restart_aneg(phydev);
  296. return 0;
  297. }
  298. static struct phy_driver ksz9021_driver = {
  299. .name = "Micrel ksz9021",
  300. .uid = 0x221610,
  301. .mask = 0xfffff0,
  302. .features = PHY_GBIT_FEATURES,
  303. .config = &ksz9021_config,
  304. .startup = &ksz90xx_startup,
  305. .shutdown = &genphy_shutdown,
  306. .writeext = &ksz9021_phy_extwrite,
  307. .readext = &ksz9021_phy_extread,
  308. };
  309. #endif
  310. /**
  311. * KSZ9031
  312. */
  313. /* PHY Registers */
  314. #define MII_KSZ9031_MMD_ACCES_CTRL 0x0d
  315. #define MII_KSZ9031_MMD_REG_DATA 0x0e
  316. #ifdef CONFIG_DM_ETH
  317. static const struct ksz90x1_reg_field ksz9031_ctl_grp[] =
  318. { { "txen-skew-ps", 4, 0, 0x7 }, { "rxdv-skew-ps", 4, 4, 0x7 } };
  319. static const struct ksz90x1_reg_field ksz9031_clk_grp[] =
  320. { { "rxc-skew-ps", 5, 0, 0xf }, { "txc-skew-ps", 5, 5, 0xf } };
  321. static int ksz9031_of_config(struct phy_device *phydev)
  322. {
  323. struct ksz90x1_ofcfg ofcfg[] = {
  324. { MII_KSZ9031_EXT_RGMII_CTRL_SIG_SKEW, 2, ksz9031_ctl_grp, 2 },
  325. { MII_KSZ9031_EXT_RGMII_RX_DATA_SKEW, 2, ksz90x1_rxd_grp, 4 },
  326. { MII_KSZ9031_EXT_RGMII_TX_DATA_SKEW, 2, ksz90x1_txd_grp, 4 },
  327. { MII_KSZ9031_EXT_RGMII_CLOCK_SKEW, 2, ksz9031_clk_grp, 2 },
  328. };
  329. int i, ret = 0;
  330. for (i = 0; i < ARRAY_SIZE(ofcfg); i++)
  331. ret = ksz90x1_of_config_group(phydev, &(ofcfg[i]));
  332. if (ret)
  333. return ret;
  334. return 0;
  335. }
  336. #else
  337. static int ksz9031_of_config(struct phy_device *phydev)
  338. {
  339. return 0;
  340. }
  341. #endif
  342. /* Accessors to extended registers*/
  343. int ksz9031_phy_extended_write(struct phy_device *phydev,
  344. int devaddr, int regnum, u16 mode, u16 val)
  345. {
  346. /*select register addr for mmd*/
  347. phy_write(phydev, MDIO_DEVAD_NONE,
  348. MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
  349. /*select register for mmd*/
  350. phy_write(phydev, MDIO_DEVAD_NONE,
  351. MII_KSZ9031_MMD_REG_DATA, regnum);
  352. /*setup mode*/
  353. phy_write(phydev, MDIO_DEVAD_NONE,
  354. MII_KSZ9031_MMD_ACCES_CTRL, (mode | devaddr));
  355. /*write the value*/
  356. return phy_write(phydev, MDIO_DEVAD_NONE,
  357. MII_KSZ9031_MMD_REG_DATA, val);
  358. }
  359. int ksz9031_phy_extended_read(struct phy_device *phydev, int devaddr,
  360. int regnum, u16 mode)
  361. {
  362. phy_write(phydev, MDIO_DEVAD_NONE,
  363. MII_KSZ9031_MMD_ACCES_CTRL, devaddr);
  364. phy_write(phydev, MDIO_DEVAD_NONE,
  365. MII_KSZ9031_MMD_REG_DATA, regnum);
  366. phy_write(phydev, MDIO_DEVAD_NONE,
  367. MII_KSZ9031_MMD_ACCES_CTRL, (devaddr | mode));
  368. return phy_read(phydev, MDIO_DEVAD_NONE, MII_KSZ9031_MMD_REG_DATA);
  369. }
  370. static int ksz9031_phy_extread(struct phy_device *phydev, int addr, int devaddr,
  371. int regnum)
  372. {
  373. return ksz9031_phy_extended_read(phydev, devaddr, regnum,
  374. MII_KSZ9031_MOD_DATA_NO_POST_INC);
  375. };
  376. static int ksz9031_phy_extwrite(struct phy_device *phydev, int addr,
  377. int devaddr, int regnum, u16 val)
  378. {
  379. return ksz9031_phy_extended_write(phydev, devaddr, regnum,
  380. MII_KSZ9031_MOD_DATA_POST_INC_RW, val);
  381. };
  382. static int ksz9031_config(struct phy_device *phydev)
  383. {
  384. int ret;
  385. ret = ksz9031_of_config(phydev);
  386. if (ret)
  387. return ret;
  388. return genphy_config(phydev);
  389. }
  390. static struct phy_driver ksz9031_driver = {
  391. .name = "Micrel ksz9031",
  392. .uid = 0x221620,
  393. .mask = 0xfffff0,
  394. .features = PHY_GBIT_FEATURES,
  395. .config = &ksz9031_config,
  396. .startup = &ksz90xx_startup,
  397. .shutdown = &genphy_shutdown,
  398. .writeext = &ksz9031_phy_extwrite,
  399. .readext = &ksz9031_phy_extread,
  400. };
  401. int phy_micrel_init(void)
  402. {
  403. phy_register(&KSZ804_driver);
  404. phy_register(&KSZ8031_driver);
  405. phy_register(&KSZ8051_driver);
  406. phy_register(&KSZ8081_driver);
  407. #ifdef CONFIG_PHY_MICREL_KSZ9021
  408. phy_register(&ksz9021_driver);
  409. #else
  410. phy_register(&KS8721_driver);
  411. #endif
  412. phy_register(&ksz9031_driver);
  413. phy_register(&ksz8895_driver);
  414. return 0;
  415. }