start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <config.h>
  28. #include <version.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b reset
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (reset vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. .word CONFIG_SYS_TEXT_BASE
  68. /*
  69. * These are defined in the board-specific linker script.
  70. * Subtracting _start from them lets the linker put their
  71. * relative position in the executable instead of leaving
  72. * them null.
  73. */
  74. .globl _bss_start_ofs
  75. _bss_start_ofs:
  76. .word __bss_start - _start
  77. .globl _bss_end_ofs
  78. _bss_end_ofs:
  79. .word _end - _start
  80. #ifdef CONFIG_USE_IRQ
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl IRQ_STACK_START
  83. IRQ_STACK_START:
  84. .word 0x0badc0de
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl FIQ_STACK_START
  87. FIQ_STACK_START:
  88. .word 0x0badc0de
  89. #endif
  90. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  91. .globl IRQ_STACK_START_IN
  92. IRQ_STACK_START_IN:
  93. .word 0x0badc0de
  94. /*
  95. * the actual reset code
  96. */
  97. reset:
  98. /*
  99. * set the cpu to SVC32 mode
  100. */
  101. mrs r0,cpsr
  102. bic r0,r0,#0x1f
  103. orr r0,r0,#0xd3
  104. msr cpsr,r0
  105. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  106. #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
  107. #define pCLKSET 0x80000420 /* clock divisor register */
  108. /* disable watchdog, set watchdog control register to
  109. * all zeros (default reset)
  110. */
  111. ldr r0, =pWDTCTL
  112. mov r1, #0x0
  113. str r1, [r0]
  114. /*
  115. * mask all IRQs by setting all bits in the INTENC register (default)
  116. */
  117. mov r1, #0xffffffff
  118. ldr r0, =pINTENC
  119. str r1, [r0]
  120. /* FCLK:HCLK:PCLK = 1:2:2 */
  121. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  122. ldr r0, =pCLKSET
  123. ldr r1, =0x0004ee39
  124. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  125. str r1, [r0]
  126. /*
  127. * we do sys-critical inits only at reboot,
  128. * not when booting from ram!
  129. */
  130. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  131. bl cpu_init_crit
  132. #endif
  133. /* Set stackpointer in internal RAM to call board_init_f */
  134. call_board_init_f:
  135. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  136. ldr r0,=0x00000000
  137. bl board_init_f
  138. /*------------------------------------------------------------------------------*/
  139. /*
  140. * void relocate_code (addr_sp, gd, addr_moni)
  141. *
  142. * This "function" does not return, instead it continues in RAM
  143. * after relocating the monitor code.
  144. *
  145. */
  146. .globl relocate_code
  147. relocate_code:
  148. mov r4, r0 /* save addr_sp */
  149. mov r5, r1 /* save addr of gd */
  150. mov r6, r2 /* save addr of destination */
  151. mov r7, r2 /* save addr of destination */
  152. /* Set up the stack */
  153. stack_setup:
  154. mov sp, r4
  155. adr r0, _start
  156. ldr r2, _TEXT_BASE
  157. ldr r3, _bss_start_ofs
  158. add r2, r0, r3 /* r2 <- source end address */
  159. cmp r0, r6
  160. beq clear_bss
  161. copy_loop:
  162. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  163. stmia r6!, {r9-r10} /* copy to target address [r1] */
  164. cmp r0, r2 /* until source end address [r2] */
  165. blo copy_loop
  166. #ifndef CONFIG_PRELOADER
  167. /*
  168. * fix .rel.dyn relocations
  169. */
  170. ldr r0, _TEXT_BASE /* r0 <- Text base */
  171. sub r9, r7, r0 /* r9 <- relocation offset */
  172. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  173. add r10, r10, r0 /* r10 <- sym table in FLASH */
  174. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  175. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  176. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  177. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  178. fixloop:
  179. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  180. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  181. ldr r1, [r2, #4]
  182. and r8, r1, #0xff
  183. cmp r8, #23 /* relative fixup? */
  184. beq fixrel
  185. cmp r8, #2 /* absolute fixup? */
  186. beq fixabs
  187. /* ignore unknown type of fixup */
  188. b fixnext
  189. fixabs:
  190. /* absolute fix: set location to (offset) symbol value */
  191. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  192. add r1, r10, r1 /* r1 <- address of symbol in table */
  193. ldr r1, [r1, #4] /* r1 <- symbol value */
  194. add r1, r9 /* r1 <- relocated sym addr */
  195. b fixnext
  196. fixrel:
  197. /* relative fix: increase location by offset */
  198. ldr r1, [r0]
  199. add r1, r1, r9
  200. fixnext:
  201. str r1, [r0]
  202. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  203. cmp r2, r3
  204. blo fixloop
  205. #endif
  206. clear_bss:
  207. #ifndef CONFIG_PRELOADER
  208. ldr r0, _bss_start_ofs
  209. ldr r1, _bss_end_ofs
  210. ldr r3, _TEXT_BASE /* Text base */
  211. mov r4, r7 /* reloc addr */
  212. add r0, r0, r4
  213. add r1, r1, r4
  214. mov r2, #0x00000000 /* clear */
  215. clbss_l:str r2, [r0] /* clear loop... */
  216. add r0, r0, #4
  217. cmp r0, r1
  218. bne clbss_l
  219. #endif
  220. /*
  221. * We are done. Do not return, instead branch to second part of board
  222. * initialization, now running from RAM.
  223. */
  224. ldr r0, _board_init_r_ofs
  225. adr r1, _start
  226. add lr, r0, r1
  227. add lr, lr, r9
  228. /* setup parameters for board_init_r */
  229. mov r0, r5 /* gd_t */
  230. mov r1, r7 /* dest_addr */
  231. /* jump to it ... */
  232. mov pc, lr
  233. _board_init_r_ofs:
  234. .word board_init_r - _start
  235. _rel_dyn_start_ofs:
  236. .word __rel_dyn_start - _start
  237. _rel_dyn_end_ofs:
  238. .word __rel_dyn_end - _start
  239. _dynsym_start_ofs:
  240. .word __dynsym_start - _start
  241. /*
  242. *************************************************************************
  243. *
  244. * CPU_init_critical registers
  245. *
  246. * setup important registers
  247. * setup memory timing
  248. *
  249. *************************************************************************
  250. */
  251. cpu_init_crit:
  252. /*
  253. * flush v4 I/D caches
  254. */
  255. mov r0, #0
  256. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  257. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  258. /*
  259. * disable MMU stuff and caches
  260. */
  261. mrc p15, 0, r0, c1, c0, 0
  262. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  263. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  264. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  265. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  266. orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
  267. mcr p15, 0, r0, c1, c0, 0
  268. /*
  269. * before relocating, we have to setup RAM timing
  270. * because memory timing is board-dependend, you will
  271. * find a lowlevel_init.S in your board directory.
  272. */
  273. mov ip, lr
  274. bl lowlevel_init
  275. mov lr, ip
  276. mov pc, lr
  277. /*
  278. *************************************************************************
  279. *
  280. * Interrupt handling
  281. *
  282. *************************************************************************
  283. */
  284. @
  285. @ IRQ stack frame.
  286. @
  287. #define S_FRAME_SIZE 72
  288. #define S_OLD_R0 68
  289. #define S_PSR 64
  290. #define S_PC 60
  291. #define S_LR 56
  292. #define S_SP 52
  293. #define S_IP 48
  294. #define S_FP 44
  295. #define S_R10 40
  296. #define S_R9 36
  297. #define S_R8 32
  298. #define S_R7 28
  299. #define S_R6 24
  300. #define S_R5 20
  301. #define S_R4 16
  302. #define S_R3 12
  303. #define S_R2 8
  304. #define S_R1 4
  305. #define S_R0 0
  306. #define MODE_SVC 0x13
  307. #define I_BIT 0x80
  308. /*
  309. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  310. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  311. */
  312. .macro bad_save_user_regs
  313. sub sp, sp, #S_FRAME_SIZE
  314. stmia sp, {r0 - r12} @ Calling r0-r12
  315. ldr r2, IRQ_STACK_START_IN
  316. ldmia r2, {r2 - r3} @ get pc, cpsr
  317. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  318. add r5, sp, #S_SP
  319. mov r1, lr
  320. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  321. mov r0, sp
  322. .endm
  323. .macro irq_save_user_regs
  324. sub sp, sp, #S_FRAME_SIZE
  325. stmia sp, {r0 - r12} @ Calling r0-r12
  326. add r8, sp, #S_PC
  327. stmdb r8, {sp, lr}^ @ Calling SP, LR
  328. str lr, [r8, #0] @ Save calling PC
  329. mrs r6, spsr
  330. str r6, [r8, #4] @ Save CPSR
  331. str r0, [r8, #8] @ Save OLD_R0
  332. mov r0, sp
  333. .endm
  334. .macro irq_restore_user_regs
  335. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  336. mov r0, r0
  337. ldr lr, [sp, #S_PC] @ Get PC
  338. add sp, sp, #S_FRAME_SIZE
  339. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  340. .endm
  341. .macro get_bad_stack
  342. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  343. str lr, [r13] @ save caller lr / spsr
  344. mrs lr, spsr
  345. str lr, [r13, #4]
  346. mov r13, #MODE_SVC @ prepare SVC-Mode
  347. @ msr spsr_c, r13
  348. msr spsr, r13
  349. mov lr, pc
  350. movs pc, lr
  351. .endm
  352. .macro get_irq_stack @ setup IRQ stack
  353. ldr sp, IRQ_STACK_START
  354. .endm
  355. .macro get_fiq_stack @ setup FIQ stack
  356. ldr sp, FIQ_STACK_START
  357. .endm
  358. /*
  359. * exception handlers
  360. */
  361. .align 5
  362. undefined_instruction:
  363. get_bad_stack
  364. bad_save_user_regs
  365. bl do_undefined_instruction
  366. .align 5
  367. software_interrupt:
  368. get_bad_stack
  369. bad_save_user_regs
  370. bl do_software_interrupt
  371. .align 5
  372. prefetch_abort:
  373. get_bad_stack
  374. bad_save_user_regs
  375. bl do_prefetch_abort
  376. .align 5
  377. data_abort:
  378. get_bad_stack
  379. bad_save_user_regs
  380. bl do_data_abort
  381. .align 5
  382. not_used:
  383. get_bad_stack
  384. bad_save_user_regs
  385. bl do_not_used
  386. #ifdef CONFIG_USE_IRQ
  387. .align 5
  388. irq:
  389. get_irq_stack
  390. irq_save_user_regs
  391. bl do_irq
  392. irq_restore_user_regs
  393. .align 5
  394. fiq:
  395. get_fiq_stack
  396. /* someone ought to write a more effiction fiq_save_user_regs */
  397. irq_save_user_regs
  398. bl do_fiq
  399. irq_restore_user_regs
  400. #else
  401. .align 5
  402. irq:
  403. get_bad_stack
  404. bad_save_user_regs
  405. bl do_irq
  406. .align 5
  407. fiq:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_fiq
  411. #endif
  412. .align 5
  413. .globl reset_cpu
  414. reset_cpu:
  415. bl disable_interrupts
  416. /* Disable watchdog */
  417. ldr r1, =pWDTCTL
  418. mov r3, #0
  419. str r3, [r1]
  420. /* reset counter */
  421. ldr r3, =0x00001984
  422. str r3, [r1, #4]
  423. /* Enable the watchdog */
  424. mov r3, #1
  425. str r3, [r1]
  426. _loop_forever:
  427. b _loop_forever