start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /* vi: set ts=8 sw=8 noet: */
  2. /*
  3. * u-boot - Startup Code for XScale IXP
  4. *
  5. * Copyright (C) 2003 Kyle Harris <kharris@nexus-tech.net>
  6. *
  7. * Based on startup code example contained in the
  8. * Intel IXP4xx Programmer's Guide and past u-boot Start.S
  9. * samples.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <asm-offsets.h>
  30. #include <config.h>
  31. #include <version.h>
  32. #include <asm/arch/ixp425.h>
  33. #define MMU_Control_M 0x001 /* Enable MMU */
  34. #define MMU_Control_A 0x002 /* Enable address alignment faults */
  35. #define MMU_Control_C 0x004 /* Enable cache */
  36. #define MMU_Control_W 0x008 /* Enable write-buffer */
  37. #define MMU_Control_P 0x010 /* Compatability: 32 bit code */
  38. #define MMU_Control_D 0x020 /* Compatability: 32 bit data */
  39. #define MMU_Control_L 0x040 /* Compatability: */
  40. #define MMU_Control_B 0x080 /* Enable Big-Endian */
  41. #define MMU_Control_S 0x100 /* Enable system protection */
  42. #define MMU_Control_R 0x200 /* Enable ROM protection */
  43. #define MMU_Control_I 0x1000 /* Enable Instruction cache */
  44. #define MMU_Control_X 0x2000 /* Set interrupt vectors at 0xFFFF0000 */
  45. #define MMU_Control_Init (MMU_Control_P|MMU_Control_D|MMU_Control_L)
  46. /*
  47. * Macro definitions
  48. */
  49. /* Delay a bit */
  50. .macro DELAY_FOR cycles, reg0
  51. ldr \reg0, =\cycles
  52. subs \reg0, \reg0, #1
  53. subne pc, pc, #0xc
  54. .endm
  55. /* wait for coprocessor write complete */
  56. .macro CPWAIT reg
  57. mrc p15,0,\reg,c2,c0,0
  58. mov \reg,\reg
  59. sub pc,pc,#4
  60. .endm
  61. .globl _start
  62. _start: b reset
  63. ldr pc, _undefined_instruction
  64. ldr pc, _software_interrupt
  65. ldr pc, _prefetch_abort
  66. ldr pc, _data_abort
  67. ldr pc, _not_used
  68. ldr pc, _irq
  69. ldr pc, _fiq
  70. _undefined_instruction: .word undefined_instruction
  71. _software_interrupt: .word software_interrupt
  72. _prefetch_abort: .word prefetch_abort
  73. _data_abort: .word data_abort
  74. _not_used: .word not_used
  75. _irq: .word irq
  76. _fiq: .word fiq
  77. .balignl 16,0xdeadbeef
  78. /*
  79. * Startup Code (reset vector)
  80. *
  81. * do important init only if we don't start from memory!
  82. * - relocate armboot to ram
  83. * - setup stack
  84. * - jump to second stage
  85. */
  86. .globl _TEXT_BASE
  87. _TEXT_BASE:
  88. .word CONFIG_SYS_TEXT_BASE
  89. /*
  90. * These are defined in the board-specific linker script.
  91. * Subtracting _start from them lets the linker put their
  92. * relative position in the executable instead of leaving
  93. * them null.
  94. */
  95. .globl _bss_start_ofs
  96. _bss_start_ofs:
  97. .word __bss_start - _start
  98. .globl _bss_end_ofs
  99. _bss_end_ofs:
  100. .word _end - _start
  101. #ifdef CONFIG_USE_IRQ
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl IRQ_STACK_START
  104. IRQ_STACK_START:
  105. .word 0x0badc0de
  106. /* IRQ stack memory (calculated at run-time) */
  107. .globl FIQ_STACK_START
  108. FIQ_STACK_START:
  109. .word 0x0badc0de
  110. #endif
  111. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  112. .globl IRQ_STACK_START_IN
  113. IRQ_STACK_START_IN:
  114. .word 0x0badc0de
  115. /*
  116. * the actual reset code
  117. */
  118. reset:
  119. /* disable mmu, set big-endian */
  120. mov r0, #0xf8
  121. mcr p15, 0, r0, c1, c0, 0
  122. CPWAIT r0
  123. /* invalidate I & D caches & BTB */
  124. mcr p15, 0, r0, c7, c7, 0
  125. CPWAIT r0
  126. /* invalidate I & Data TLB */
  127. mcr p15, 0, r0, c8, c7, 0
  128. CPWAIT r0
  129. /* drain write and fill buffers */
  130. mcr p15, 0, r0, c7, c10, 4
  131. CPWAIT r0
  132. /* disable write buffer coalescing */
  133. mrc p15, 0, r0, c1, c0, 1
  134. orr r0, r0, #1
  135. mcr p15, 0, r0, c1, c0, 1
  136. CPWAIT r0
  137. /* set EXP CS0 to the optimum timing */
  138. ldr r1, =CONFIG_SYS_EXP_CS0
  139. ldr r2, =IXP425_EXP_CS0
  140. str r1, [r2]
  141. /* make sure flash is visible at 0 */
  142. #if 0
  143. ldr r2, =IXP425_EXP_CFG0
  144. ldr r1, [r2]
  145. orr r1, r1, #0x80000000
  146. str r1, [r2]
  147. #endif
  148. mov r1, #CONFIG_SYS_SDR_CONFIG
  149. ldr r2, =IXP425_SDR_CONFIG
  150. str r1, [r2]
  151. /* disable refresh cycles */
  152. mov r1, #0
  153. ldr r3, =IXP425_SDR_REFRESH
  154. str r1, [r3]
  155. /* send nop command */
  156. mov r1, #3
  157. ldr r4, =IXP425_SDR_IR
  158. str r1, [r4]
  159. DELAY_FOR 0x4000, r0
  160. /* set SDRAM internal refresh val */
  161. ldr r1, =CONFIG_SYS_SDRAM_REFRESH_CNT
  162. str r1, [r3]
  163. DELAY_FOR 0x4000, r0
  164. /* send precharge-all command to close all open banks */
  165. mov r1, #2
  166. str r1, [r4]
  167. DELAY_FOR 0x4000, r0
  168. /* provide 8 auto-refresh cycles */
  169. mov r1, #4
  170. mov r5, #8
  171. 111: str r1, [r4]
  172. DELAY_FOR 0x100, r0
  173. subs r5, r5, #1
  174. bne 111b
  175. /* set mode register in sdram */
  176. mov r1, #CONFIG_SYS_SDR_MODE_CONFIG
  177. str r1, [r4]
  178. DELAY_FOR 0x4000, r0
  179. /* send normal operation command */
  180. mov r1, #6
  181. str r1, [r4]
  182. DELAY_FOR 0x4000, r0
  183. /* copy */
  184. mov r0, #0
  185. mov r4, r0
  186. add r2, r0, #CONFIG_SYS_MONITOR_LEN
  187. mov r1, #0x10000000
  188. mov r5, r1
  189. 30:
  190. ldr r3, [r0], #4
  191. str r3, [r1], #4
  192. cmp r0, r2
  193. bne 30b
  194. /* invalidate I & D caches & BTB */
  195. mcr p15, 0, r0, c7, c7, 0
  196. CPWAIT r0
  197. /* invalidate I & Data TLB */
  198. mcr p15, 0, r0, c8, c7, 0
  199. CPWAIT r0
  200. /* drain write and fill buffers */
  201. mcr p15, 0, r0, c7, c10, 4
  202. CPWAIT r0
  203. /* move flash to 0x50000000 */
  204. ldr r2, =IXP425_EXP_CFG0
  205. ldr r1, [r2]
  206. bic r1, r1, #0x80000000
  207. str r1, [r2]
  208. nop
  209. nop
  210. nop
  211. nop
  212. nop
  213. nop
  214. /* invalidate I & Data TLB */
  215. mcr p15, 0, r0, c8, c7, 0
  216. CPWAIT r0
  217. /* enable I cache */
  218. mrc p15, 0, r0, c1, c0, 0
  219. orr r0, r0, #MMU_Control_I
  220. mcr p15, 0, r0, c1, c0, 0
  221. CPWAIT r0
  222. mrs r0,cpsr /* set the cpu to SVC32 mode */
  223. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  224. orr r0,r0,#0x13
  225. msr cpsr,r0
  226. /* Set stackpointer in internal RAM to call board_init_f */
  227. call_board_init_f:
  228. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  229. ldr r0,=0x00000000
  230. bl board_init_f
  231. /*------------------------------------------------------------------------------*/
  232. /*
  233. * void relocate_code (addr_sp, gd, addr_moni)
  234. *
  235. * This "function" does not return, instead it continues in RAM
  236. * after relocating the monitor code.
  237. *
  238. */
  239. .globl relocate_code
  240. relocate_code:
  241. mov r4, r0 /* save addr_sp */
  242. mov r5, r1 /* save addr of gd */
  243. mov r6, r2 /* save addr of destination */
  244. mov r7, r2 /* save addr of destination */
  245. /* Set up the stack */
  246. stack_setup:
  247. mov sp, r4
  248. adr r0, _start
  249. ldr r2, _TEXT_BASE
  250. ldr r3, _bss_start_ofs
  251. add r2, r0, r3 /* r2 <- source end address */
  252. cmp r0, r6
  253. beq clear_bss
  254. copy_loop:
  255. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  256. stmia r6!, {r9-r10} /* copy to target address [r1] */
  257. cmp r0, r2 /* until source end address [r2] */
  258. blo copy_loop
  259. #ifndef CONFIG_PRELOADER
  260. /*
  261. * fix .rel.dyn relocations
  262. */
  263. ldr r0, _TEXT_BASE /* r0 <- Text base */
  264. sub r9, r7, r0 /* r9 <- relocation offset */
  265. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  266. add r10, r10, r0 /* r10 <- sym table in FLASH */
  267. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  268. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  269. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  270. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  271. fixloop:
  272. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  273. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  274. ldr r1, [r2, #4]
  275. and r8, r1, #0xff
  276. cmp r8, #23 /* relative fixup? */
  277. beq fixrel
  278. cmp r8, #2 /* absolute fixup? */
  279. beq fixabs
  280. /* ignore unknown type of fixup */
  281. b fixnext
  282. fixabs:
  283. /* absolute fix: set location to (offset) symbol value */
  284. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  285. add r1, r10, r1 /* r1 <- address of symbol in table */
  286. ldr r1, [r1, #4] /* r1 <- symbol value */
  287. add r1, r9 /* r1 <- relocated sym addr */
  288. b fixnext
  289. fixrel:
  290. /* relative fix: increase location by offset */
  291. ldr r1, [r0]
  292. add r1, r1, r9
  293. fixnext:
  294. str r1, [r0]
  295. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  296. cmp r2, r3
  297. blo fixloop
  298. #endif
  299. clear_bss:
  300. #ifndef CONFIG_PRELOADER
  301. ldr r0, _bss_start_ofs
  302. ldr r1, _bss_end_ofs
  303. ldr r3, _TEXT_BASE /* Text base */
  304. mov r4, r7 /* reloc addr */
  305. add r0, r0, r4
  306. add r1, r1, r4
  307. mov r2, #0x00000000 /* clear */
  308. clbss_l:str r2, [r0] /* clear loop... */
  309. add r0, r0, #4
  310. cmp r0, r1
  311. bne clbss_l
  312. bl coloured_LED_init
  313. bl red_LED_on
  314. #endif
  315. /*
  316. * We are done. Do not return, instead branch to second part of board
  317. * initialization, now running from RAM.
  318. */
  319. ldr r0, _board_init_r_ofs
  320. adr r1, _start
  321. add lr, r0, r1
  322. add lr, lr, r9
  323. /* setup parameters for board_init_r */
  324. mov r0, r5 /* gd_t */
  325. mov r1, r7 /* dest_addr */
  326. /* jump to it ... */
  327. mov pc, lr
  328. _board_init_r_ofs:
  329. .word board_init_r - _start
  330. _rel_dyn_start_ofs:
  331. .word __rel_dyn_start - _start
  332. _rel_dyn_end_ofs:
  333. .word __rel_dyn_end - _start
  334. _dynsym_start_ofs:
  335. .word __dynsym_start - _start
  336. /****************************************************************************/
  337. /* */
  338. /* Interrupt handling */
  339. /* */
  340. /****************************************************************************/
  341. /* IRQ stack frame */
  342. #define S_FRAME_SIZE 72
  343. #define S_OLD_R0 68
  344. #define S_PSR 64
  345. #define S_PC 60
  346. #define S_LR 56
  347. #define S_SP 52
  348. #define S_IP 48
  349. #define S_FP 44
  350. #define S_R10 40
  351. #define S_R9 36
  352. #define S_R8 32
  353. #define S_R7 28
  354. #define S_R6 24
  355. #define S_R5 20
  356. #define S_R4 16
  357. #define S_R3 12
  358. #define S_R2 8
  359. #define S_R1 4
  360. #define S_R0 0
  361. #define MODE_SVC 0x13
  362. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  363. .macro bad_save_user_regs
  364. sub sp, sp, #S_FRAME_SIZE
  365. stmia sp, {r0 - r12} /* Calling r0-r12 */
  366. add r8, sp, #S_PC
  367. ldr r2, IRQ_STACK_START_IN
  368. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  369. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  370. add r5, sp, #S_SP
  371. mov r1, lr
  372. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  373. mov r0, sp
  374. .endm
  375. /* use irq_save_user_regs / irq_restore_user_regs for */
  376. /* IRQ/FIQ handling */
  377. .macro irq_save_user_regs
  378. sub sp, sp, #S_FRAME_SIZE
  379. stmia sp, {r0 - r12} /* Calling r0-r12 */
  380. add r8, sp, #S_PC
  381. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  382. str lr, [r8, #0] /* Save calling PC */
  383. mrs r6, spsr
  384. str r6, [r8, #4] /* Save CPSR */
  385. str r0, [r8, #8] /* Save OLD_R0 */
  386. mov r0, sp
  387. .endm
  388. .macro irq_restore_user_regs
  389. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  390. mov r0, r0
  391. ldr lr, [sp, #S_PC] @ Get PC
  392. add sp, sp, #S_FRAME_SIZE
  393. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  394. .endm
  395. .macro get_bad_stack
  396. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  397. str lr, [r13] @ save caller lr / spsr
  398. mrs lr, spsr
  399. str lr, [r13, #4]
  400. mov r13, #MODE_SVC @ prepare SVC-Mode
  401. msr spsr_c, r13
  402. mov lr, pc
  403. movs pc, lr
  404. .endm
  405. .macro get_irq_stack @ setup IRQ stack
  406. ldr sp, IRQ_STACK_START
  407. .endm
  408. .macro get_fiq_stack @ setup FIQ stack
  409. ldr sp, FIQ_STACK_START
  410. .endm
  411. /****************************************************************************/
  412. /* */
  413. /* exception handlers */
  414. /* */
  415. /****************************************************************************/
  416. .align 5
  417. undefined_instruction:
  418. get_bad_stack
  419. bad_save_user_regs
  420. bl do_undefined_instruction
  421. .align 5
  422. software_interrupt:
  423. get_bad_stack
  424. bad_save_user_regs
  425. bl do_software_interrupt
  426. .align 5
  427. prefetch_abort:
  428. get_bad_stack
  429. bad_save_user_regs
  430. bl do_prefetch_abort
  431. .align 5
  432. data_abort:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_data_abort
  436. .align 5
  437. not_used:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_not_used
  441. #ifdef CONFIG_USE_IRQ
  442. .align 5
  443. irq:
  444. get_irq_stack
  445. irq_save_user_regs
  446. bl do_irq
  447. irq_restore_user_regs
  448. .align 5
  449. fiq:
  450. get_fiq_stack
  451. irq_save_user_regs /* someone ought to write a more */
  452. bl do_fiq /* effiction fiq_save_user_regs */
  453. irq_restore_user_regs
  454. #else
  455. .align 5
  456. irq:
  457. get_bad_stack
  458. bad_save_user_regs
  459. bl do_irq
  460. .align 5
  461. fiq:
  462. get_bad_stack
  463. bad_save_user_regs
  464. bl do_fiq
  465. #endif
  466. /****************************************************************************/
  467. /* */
  468. /* Reset function: Use Watchdog to reset */
  469. /* */
  470. /****************************************************************************/
  471. .align 5
  472. .globl reset_cpu
  473. reset_cpu:
  474. ldr r1, =0x482e
  475. ldr r2, =IXP425_OSWK
  476. str r1, [r2]
  477. ldr r1, =0x0fff
  478. ldr r2, =IXP425_OSWT
  479. str r1, [r2]
  480. ldr r1, =0x5
  481. ldr r2, =IXP425_OSWE
  482. str r1, [r2]
  483. b reset_endless
  484. reset_endless:
  485. b reset_endless
  486. #ifdef CONFIG_USE_IRQ
  487. .LC0: .word loops_per_jiffy
  488. /*
  489. * 0 <= r0 <= 2000
  490. */
  491. .globl __udelay
  492. __udelay:
  493. mov r2, #0x6800
  494. orr r2, r2, #0x00db
  495. mul r0, r2, r0
  496. ldr r2, .LC0
  497. ldr r2, [r2] @ max = 0x0fffffff
  498. mov r0, r0, lsr #11 @ max = 0x00003fff
  499. mov r2, r2, lsr #11 @ max = 0x0003ffff
  500. mul r0, r2, r0 @ max = 2^32-1
  501. movs r0, r0, lsr #6
  502. delay_loop:
  503. subs r0, r0, #1
  504. bne delay_loop
  505. mov pc, lr
  506. #endif /* CONFIG_USE_IRQ */