start.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1510)
  36. #include <./configs/omap1510.h>
  37. #endif
  38. /*
  39. *************************************************************************
  40. *
  41. * Jump vector table as in table 3.1 in [1]
  42. *
  43. *************************************************************************
  44. */
  45. .globl _start
  46. _start: b reset
  47. ldr pc, _undefined_instruction
  48. ldr pc, _software_interrupt
  49. ldr pc, _prefetch_abort
  50. ldr pc, _data_abort
  51. ldr pc, _not_used
  52. ldr pc, _irq
  53. ldr pc, _fiq
  54. _undefined_instruction: .word undefined_instruction
  55. _software_interrupt: .word software_interrupt
  56. _prefetch_abort: .word prefetch_abort
  57. _data_abort: .word data_abort
  58. _not_used: .word not_used
  59. _irq: .word irq
  60. _fiq: .word fiq
  61. .balignl 16,0xdeadbeef
  62. /*
  63. *************************************************************************
  64. *
  65. * Startup Code (reset vector)
  66. *
  67. * do important init only if we don't start from memory!
  68. * setup Memory and board specific bits prior to relocation.
  69. * relocate armboot to ram
  70. * setup stack
  71. *
  72. *************************************************************************
  73. */
  74. .globl _TEXT_BASE
  75. _TEXT_BASE:
  76. .word CONFIG_SYS_TEXT_BASE
  77. /*
  78. * These are defined in the board-specific linker script.
  79. * Subtracting _start from them lets the linker put their
  80. * relative position in the executable instead of leaving
  81. * them null.
  82. */
  83. .globl _bss_start_ofs
  84. _bss_start_ofs:
  85. .word __bss_start - _start
  86. .globl _bss_end_ofs
  87. _bss_end_ofs:
  88. .word _end - _start
  89. #ifdef CONFIG_USE_IRQ
  90. /* IRQ stack memory (calculated at run-time) */
  91. .globl IRQ_STACK_START
  92. IRQ_STACK_START:
  93. .word 0x0badc0de
  94. /* IRQ stack memory (calculated at run-time) */
  95. .globl FIQ_STACK_START
  96. FIQ_STACK_START:
  97. .word 0x0badc0de
  98. #endif
  99. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  100. .globl IRQ_STACK_START_IN
  101. IRQ_STACK_START_IN:
  102. .word 0x0badc0de
  103. /*
  104. * the actual reset code
  105. */
  106. reset:
  107. /*
  108. * set the cpu to SVC32 mode
  109. */
  110. mrs r0,cpsr
  111. bic r0,r0,#0x1f
  112. orr r0,r0,#0xd3
  113. msr cpsr,r0
  114. /*
  115. * Set up 925T mode
  116. */
  117. mov r1, #0x81 /* Set ARM925T configuration. */
  118. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  119. /*
  120. * turn off the watchdog, unlock/diable sequence
  121. */
  122. mov r1, #0xF5
  123. ldr r0, =WDTIM_MODE
  124. strh r1, [r0]
  125. mov r1, #0xA0
  126. strh r1, [r0]
  127. /*
  128. * mask all IRQs by setting all bits in the INTMR - default
  129. */
  130. mov r1, #0xffffffff
  131. ldr r0, =REG_IHL1_MIR
  132. str r1, [r0]
  133. ldr r0, =REG_IHL2_MIR
  134. str r1, [r0]
  135. /*
  136. * wait for dpll to lock
  137. */
  138. ldr r0, =CK_DPLL1
  139. mov r1, #0x10
  140. strh r1, [r0]
  141. poll1:
  142. ldrh r1, [r0]
  143. ands r1, r1, #0x01
  144. beq poll1
  145. /*
  146. * we do sys-critical inits only at reboot,
  147. * not when booting from ram!
  148. */
  149. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  150. bl cpu_init_crit
  151. #endif
  152. /* Set stackpointer in internal RAM to call board_init_f */
  153. call_board_init_f:
  154. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  155. ldr r0,=0x00000000
  156. bl board_init_f
  157. /*------------------------------------------------------------------------------*/
  158. /*
  159. * void relocate_code (addr_sp, gd, addr_moni)
  160. *
  161. * This "function" does not return, instead it continues in RAM
  162. * after relocating the monitor code.
  163. *
  164. */
  165. .globl relocate_code
  166. relocate_code:
  167. mov r4, r0 /* save addr_sp */
  168. mov r5, r1 /* save addr of gd */
  169. mov r6, r2 /* save addr of destination */
  170. mov r7, r2 /* save addr of destination */
  171. /* Set up the stack */
  172. stack_setup:
  173. mov sp, r4
  174. adr r0, _start
  175. ldr r2, _TEXT_BASE
  176. ldr r3, _bss_start_ofs
  177. add r2, r0, r3 /* r2 <- source end address */
  178. cmp r0, r6
  179. beq clear_bss
  180. copy_loop:
  181. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  182. stmia r6!, {r9-r10} /* copy to target address [r1] */
  183. cmp r0, r2 /* until source end address [r2] */
  184. blo copy_loop
  185. #ifndef CONFIG_PRELOADER
  186. /*
  187. * fix .rel.dyn relocations
  188. */
  189. ldr r0, _TEXT_BASE /* r0 <- Text base */
  190. sub r9, r7, r0 /* r9 <- relocation offset */
  191. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  192. add r10, r10, r0 /* r10 <- sym table in FLASH */
  193. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  194. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  195. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  196. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  197. fixloop:
  198. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  199. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  200. ldr r1, [r2, #4]
  201. and r8, r1, #0xff
  202. cmp r8, #23 /* relative fixup? */
  203. beq fixrel
  204. cmp r8, #2 /* absolute fixup? */
  205. beq fixabs
  206. /* ignore unknown type of fixup */
  207. b fixnext
  208. fixabs:
  209. /* absolute fix: set location to (offset) symbol value */
  210. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  211. add r1, r10, r1 /* r1 <- address of symbol in table */
  212. ldr r1, [r1, #4] /* r1 <- symbol value */
  213. add r1, r9 /* r1 <- relocated sym addr */
  214. b fixnext
  215. fixrel:
  216. /* relative fix: increase location by offset */
  217. ldr r1, [r0]
  218. add r1, r1, r9
  219. fixnext:
  220. str r1, [r0]
  221. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  222. cmp r2, r3
  223. blo fixloop
  224. #endif
  225. clear_bss:
  226. #ifndef CONFIG_PRELOADER
  227. ldr r0, _bss_start_ofs
  228. ldr r1, _bss_end_ofs
  229. ldr r3, _TEXT_BASE /* Text base */
  230. mov r4, r7 /* reloc addr */
  231. add r0, r0, r4
  232. add r1, r1, r4
  233. mov r2, #0x00000000 /* clear */
  234. clbss_l:str r2, [r0] /* clear loop... */
  235. add r0, r0, #4
  236. cmp r0, r1
  237. bne clbss_l
  238. bl coloured_LED_init
  239. bl red_LED_on
  240. #endif
  241. /*
  242. * We are done. Do not return, instead branch to second part of board
  243. * initialization, now running from RAM.
  244. */
  245. #ifdef CONFIG_NAND_SPL
  246. ldr r0, _nand_boot_ofs
  247. mov pc, r0
  248. _nand_boot_ofs:
  249. .word nand_boot
  250. #else
  251. ldr r0, _board_init_r_ofs
  252. adr r1, _start
  253. add lr, r0, r1
  254. add lr, lr, r9
  255. /* setup parameters for board_init_r */
  256. mov r0, r5 /* gd_t */
  257. mov r1, r7 /* dest_addr */
  258. /* jump to it ... */
  259. mov pc, lr
  260. _board_init_r_ofs:
  261. .word board_init_r - _start
  262. #endif
  263. _rel_dyn_start_ofs:
  264. .word __rel_dyn_start - _start
  265. _rel_dyn_end_ofs:
  266. .word __rel_dyn_end - _start
  267. _dynsym_start_ofs:
  268. .word __dynsym_start - _start
  269. /*
  270. *************************************************************************
  271. *
  272. * CPU_init_critical registers
  273. *
  274. * setup important registers
  275. * setup memory timing
  276. *
  277. *************************************************************************
  278. */
  279. cpu_init_crit:
  280. /*
  281. * flush v4 I/D caches
  282. */
  283. mov r0, #0
  284. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  285. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  286. /*
  287. * disable MMU stuff and caches
  288. */
  289. mrc p15, 0, r0, c1, c0, 0
  290. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  291. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  292. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  293. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  294. mcr p15, 0, r0, c1, c0, 0
  295. /*
  296. * Go setup Memory and board specific bits prior to relocation.
  297. */
  298. mov ip, lr /* perserve link reg across call */
  299. bl lowlevel_init /* go setup pll,mux,memory */
  300. mov lr, ip /* restore link */
  301. mov pc, lr /* back to my caller */
  302. /*
  303. *************************************************************************
  304. *
  305. * Interrupt handling
  306. *
  307. *************************************************************************
  308. */
  309. @
  310. @ IRQ stack frame.
  311. @
  312. #define S_FRAME_SIZE 72
  313. #define S_OLD_R0 68
  314. #define S_PSR 64
  315. #define S_PC 60
  316. #define S_LR 56
  317. #define S_SP 52
  318. #define S_IP 48
  319. #define S_FP 44
  320. #define S_R10 40
  321. #define S_R9 36
  322. #define S_R8 32
  323. #define S_R7 28
  324. #define S_R6 24
  325. #define S_R5 20
  326. #define S_R4 16
  327. #define S_R3 12
  328. #define S_R2 8
  329. #define S_R1 4
  330. #define S_R0 0
  331. #define MODE_SVC 0x13
  332. #define I_BIT 0x80
  333. /*
  334. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  335. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  336. */
  337. .macro bad_save_user_regs
  338. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  339. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  340. ldr r2, IRQ_STACK_START_IN
  341. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  342. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  343. add r5, sp, #S_SP
  344. mov r1, lr
  345. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  346. mov r0, sp @ save current stack into r0 (param register)
  347. .endm
  348. .macro irq_save_user_regs
  349. sub sp, sp, #S_FRAME_SIZE
  350. stmia sp, {r0 - r12} @ Calling r0-r12
  351. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  352. stmdb r8, {sp, lr}^ @ Calling SP, LR
  353. str lr, [r8, #0] @ Save calling PC
  354. mrs r6, spsr
  355. str r6, [r8, #4] @ Save CPSR
  356. str r0, [r8, #8] @ Save OLD_R0
  357. mov r0, sp
  358. .endm
  359. .macro irq_restore_user_regs
  360. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  361. mov r0, r0
  362. ldr lr, [sp, #S_PC] @ Get PC
  363. add sp, sp, #S_FRAME_SIZE
  364. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  365. .endm
  366. .macro get_bad_stack
  367. ldr r13, IRQ_STACK_START_IN
  368. str lr, [r13] @ save caller lr in position 0 of saved stack
  369. mrs lr, spsr @ get the spsr
  370. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  371. mov r13, #MODE_SVC @ prepare SVC-Mode
  372. @ msr spsr_c, r13
  373. msr spsr, r13 @ switch modes, make sure moves will execute
  374. mov lr, pc @ capture return pc
  375. movs pc, lr @ jump to next instruction & switch modes.
  376. .endm
  377. .macro get_irq_stack @ setup IRQ stack
  378. ldr sp, IRQ_STACK_START
  379. .endm
  380. .macro get_fiq_stack @ setup FIQ stack
  381. ldr sp, FIQ_STACK_START
  382. .endm
  383. /*
  384. * exception handlers
  385. */
  386. .align 5
  387. undefined_instruction:
  388. get_bad_stack
  389. bad_save_user_regs
  390. bl do_undefined_instruction
  391. .align 5
  392. software_interrupt:
  393. get_bad_stack
  394. bad_save_user_regs
  395. bl do_software_interrupt
  396. .align 5
  397. prefetch_abort:
  398. get_bad_stack
  399. bad_save_user_regs
  400. bl do_prefetch_abort
  401. .align 5
  402. data_abort:
  403. get_bad_stack
  404. bad_save_user_regs
  405. bl do_data_abort
  406. .align 5
  407. not_used:
  408. get_bad_stack
  409. bad_save_user_regs
  410. bl do_not_used
  411. #ifdef CONFIG_USE_IRQ
  412. .align 5
  413. irq:
  414. get_irq_stack
  415. irq_save_user_regs
  416. bl do_irq
  417. irq_restore_user_regs
  418. .align 5
  419. fiq:
  420. get_fiq_stack
  421. /* someone ought to write a more effiction fiq_save_user_regs */
  422. irq_save_user_regs
  423. bl do_fiq
  424. irq_restore_user_regs
  425. #else
  426. .align 5
  427. irq:
  428. get_bad_stack
  429. bad_save_user_regs
  430. bl do_irq
  431. .align 5
  432. fiq:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_fiq
  436. #endif
  437. .align 5
  438. .globl reset_cpu
  439. reset_cpu:
  440. ldr r1, rstctl1 /* get clkm1 reset ctl */
  441. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  442. strh r3, [r1] /* force reset */
  443. mov r0, r0
  444. _loop_forever:
  445. b _loop_forever
  446. rstctl1:
  447. .word 0xfffece10