cpu.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <netdev.h>
  26. #include <asm/mipsregs.h>
  27. #include <asm/cacheops.h>
  28. #include <asm/reboot.h>
  29. #define cache_op(op, addr) \
  30. __asm__ __volatile__( \
  31. " .set push\n" \
  32. " .set noreorder\n" \
  33. " .set mips64\n" \
  34. " cache %0, %1\n" \
  35. " .set pop\n" \
  36. : \
  37. : "i" (op), "R" (*(unsigned char *)(addr)))
  38. void __attribute__((weak)) _machine_restart(void)
  39. {
  40. fprintf(stderr, "*** reset failed ***\n");
  41. while (1)
  42. /* NOP */;
  43. }
  44. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  45. {
  46. _machine_restart();
  47. return 0;
  48. }
  49. void flush_cache(ulong start_addr, ulong size)
  50. {
  51. unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
  52. unsigned long addr = start_addr & ~(lsize - 1);
  53. unsigned long aend = (start_addr + size - 1) & ~(lsize - 1);
  54. /* aend will be miscalculated when size is zero, so we return here */
  55. if (size == 0)
  56. return;
  57. while (1) {
  58. cache_op(HIT_WRITEBACK_INV_D, addr);
  59. cache_op(HIT_INVALIDATE_I, addr);
  60. if (addr == aend)
  61. break;
  62. addr += lsize;
  63. }
  64. }
  65. void flush_dcache_range(ulong start_addr, ulong stop)
  66. {
  67. unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
  68. unsigned long addr = start_addr & ~(lsize - 1);
  69. unsigned long aend = (stop - 1) & ~(lsize - 1);
  70. while (1) {
  71. cache_op(HIT_WRITEBACK_INV_D, addr);
  72. if (addr == aend)
  73. break;
  74. addr += lsize;
  75. }
  76. }
  77. void invalidate_dcache_range(ulong start_addr, ulong stop)
  78. {
  79. unsigned long lsize = CONFIG_SYS_CACHELINE_SIZE;
  80. unsigned long addr = start_addr & ~(lsize - 1);
  81. unsigned long aend = (stop - 1) & ~(lsize - 1);
  82. while (1) {
  83. cache_op(HIT_INVALIDATE_D, addr);
  84. if (addr == aend)
  85. break;
  86. addr += lsize;
  87. }
  88. }
  89. void write_one_tlb(int index, u32 pagemask, u32 hi, u32 low0, u32 low1)
  90. {
  91. write_c0_entrylo0(low0);
  92. write_c0_pagemask(pagemask);
  93. write_c0_entrylo1(low1);
  94. write_c0_entryhi(hi);
  95. write_c0_index(index);
  96. tlb_write_indexed();
  97. }