marvell.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Marvell PHY drivers
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. * author Andy Fleming
  8. */
  9. #include <config.h>
  10. #include <common.h>
  11. #include <phy.h>
  12. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  13. /* 88E1011 PHY Status Register */
  14. #define MIIM_88E1xxx_PHY_STATUS 0x11
  15. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  16. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  17. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  18. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  19. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  20. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  21. #define MIIM_88E1xxx_PHY_SCR 0x10
  22. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  23. /* 88E1111 PHY LED Control Register */
  24. #define MIIM_88E1111_PHY_LED_CONTROL 24
  25. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  26. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  27. /* 88E1111 Extended PHY Specific Control Register */
  28. #define MIIM_88E1111_PHY_EXT_CR 0x14
  29. #define MIIM_88E1111_RX_DELAY 0x80
  30. #define MIIM_88E1111_TX_DELAY 0x2
  31. /* 88E1111 Extended PHY Specific Status Register */
  32. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  33. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  34. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  35. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  36. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  37. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  38. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  39. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  40. #define MIIM_88E1111_COPPER 0
  41. #define MIIM_88E1111_FIBER 1
  42. /* 88E1118 PHY defines */
  43. #define MIIM_88E1118_PHY_PAGE 22
  44. #define MIIM_88E1118_PHY_LED_PAGE 3
  45. /* 88E1121 PHY LED Control Register */
  46. #define MIIM_88E1121_PHY_LED_CTRL 16
  47. #define MIIM_88E1121_PHY_LED_PAGE 3
  48. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  49. /* 88E1121 PHY IRQ Enable/Status Register */
  50. #define MIIM_88E1121_PHY_IRQ_EN 18
  51. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  52. #define MIIM_88E1121_PHY_PAGE 22
  53. /* 88E1145 Extended PHY Specific Control Register */
  54. #define MIIM_88E1145_PHY_EXT_CR 20
  55. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  56. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  57. #define MIIM_88E1145_PHY_LED_CONTROL 24
  58. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  59. #define MIIM_88E1145_PHY_PAGE 29
  60. #define MIIM_88E1145_PHY_CAL_OV 30
  61. #define MIIM_88E1149_PHY_PAGE 29
  62. /* 88E1310 PHY defines */
  63. #define MIIM_88E1310_PHY_LED_CTRL 16
  64. #define MIIM_88E1310_PHY_IRQ_EN 18
  65. #define MIIM_88E1310_PHY_RGMII_CTRL 21
  66. #define MIIM_88E1310_PHY_PAGE 22
  67. /* Marvell 88E1011S */
  68. static int m88e1011s_config(struct phy_device *phydev)
  69. {
  70. /* Reset and configure the PHY */
  71. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  72. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  73. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  74. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  75. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  76. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  77. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  78. genphy_config_aneg(phydev);
  79. return 0;
  80. }
  81. /* Parse the 88E1011's status register for speed and duplex
  82. * information
  83. */
  84. static uint m88e1xxx_parse_status(struct phy_device *phydev)
  85. {
  86. unsigned int speed;
  87. unsigned int mii_reg;
  88. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  89. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  90. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  91. int i = 0;
  92. puts("Waiting for PHY realtime link");
  93. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  94. /* Timeout reached ? */
  95. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  96. puts(" TIMEOUT !\n");
  97. phydev->link = 0;
  98. break;
  99. }
  100. if ((i++ % 1000) == 0)
  101. putc('.');
  102. udelay(1000);
  103. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  104. MIIM_88E1xxx_PHY_STATUS);
  105. }
  106. puts(" done\n");
  107. udelay(500000); /* another 500 ms (results in faster booting) */
  108. } else {
  109. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  110. phydev->link = 1;
  111. else
  112. phydev->link = 0;
  113. }
  114. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  115. phydev->duplex = DUPLEX_FULL;
  116. else
  117. phydev->duplex = DUPLEX_HALF;
  118. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  119. switch (speed) {
  120. case MIIM_88E1xxx_PHYSTAT_GBIT:
  121. phydev->speed = SPEED_1000;
  122. break;
  123. case MIIM_88E1xxx_PHYSTAT_100:
  124. phydev->speed = SPEED_100;
  125. break;
  126. default:
  127. phydev->speed = SPEED_10;
  128. break;
  129. }
  130. return 0;
  131. }
  132. static int m88e1011s_startup(struct phy_device *phydev)
  133. {
  134. genphy_update_link(phydev);
  135. m88e1xxx_parse_status(phydev);
  136. return 0;
  137. }
  138. /* Marvell 88E1111S */
  139. static int m88e1111s_config(struct phy_device *phydev)
  140. {
  141. int reg;
  142. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  143. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  144. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  145. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  146. reg = phy_read(phydev,
  147. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  148. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  149. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  150. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  151. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  152. reg &= ~MIIM_88E1111_TX_DELAY;
  153. reg |= MIIM_88E1111_RX_DELAY;
  154. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  155. reg &= ~MIIM_88E1111_RX_DELAY;
  156. reg |= MIIM_88E1111_TX_DELAY;
  157. }
  158. phy_write(phydev,
  159. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  160. reg = phy_read(phydev,
  161. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  162. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  163. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  164. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  165. else
  166. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  167. phy_write(phydev,
  168. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  169. }
  170. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  171. reg = phy_read(phydev,
  172. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  173. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  174. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  175. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  176. phy_write(phydev, MDIO_DEVAD_NONE,
  177. MIIM_88E1111_PHY_EXT_SR, reg);
  178. }
  179. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  180. reg = phy_read(phydev,
  181. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  182. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  183. phy_write(phydev,
  184. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  185. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  186. MIIM_88E1111_PHY_EXT_SR);
  187. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  188. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  189. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  190. phy_write(phydev, MDIO_DEVAD_NONE,
  191. MIIM_88E1111_PHY_EXT_SR, reg);
  192. /* soft reset */
  193. phy_reset(phydev);
  194. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  195. MIIM_88E1111_PHY_EXT_SR);
  196. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  197. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  198. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  199. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  200. phy_write(phydev, MDIO_DEVAD_NONE,
  201. MIIM_88E1111_PHY_EXT_SR, reg);
  202. }
  203. /* soft reset */
  204. phy_reset(phydev);
  205. genphy_config_aneg(phydev);
  206. phy_reset(phydev);
  207. return 0;
  208. }
  209. /**
  210. * m88e1518_phy_writebits - write bits to a register
  211. */
  212. void m88e1518_phy_writebits(struct phy_device *phydev,
  213. u8 reg_num, u16 offset, u16 len, u16 data)
  214. {
  215. u16 reg, mask;
  216. if ((len + offset) >= 16)
  217. mask = 0 - (1 << offset);
  218. else
  219. mask = (1 << (len + offset)) - (1 << offset);
  220. reg = phy_read(phydev, MDIO_DEVAD_NONE, reg_num);
  221. reg &= ~mask;
  222. reg |= data << offset;
  223. phy_write(phydev, MDIO_DEVAD_NONE, reg_num, reg);
  224. }
  225. static int m88e1518_config(struct phy_device *phydev)
  226. {
  227. /*
  228. * As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512
  229. * /88E1514 Rev A0, Errata Section 3.1
  230. */
  231. /* EEE initialization */
  232. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x00ff);
  233. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x214B);
  234. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2144);
  235. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x0C28);
  236. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2146);
  237. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xB233);
  238. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x214D);
  239. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xCC0C);
  240. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2159);
  241. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x0000);
  242. /* SGMII-to-Copper mode initialization */
  243. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  244. /* Select page 18 */
  245. phy_write(phydev, MDIO_DEVAD_NONE, 22, 18);
  246. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  247. m88e1518_phy_writebits(phydev, 20, 0, 3, 1);
  248. /* PHY reset is necessary after changing MODE[2:0] */
  249. m88e1518_phy_writebits(phydev, 20, 15, 1, 1);
  250. /* Reset page selection */
  251. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
  252. udelay(100);
  253. }
  254. return m88e1111s_config(phydev);
  255. }
  256. /* Marvell 88E1510 */
  257. static int m88e1510_config(struct phy_device *phydev)
  258. {
  259. /* Select page 3 */
  260. phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
  261. /* Enable INTn output on LED[2] */
  262. m88e1518_phy_writebits(phydev, 18, 7, 1, 1);
  263. /* Configure LEDs */
  264. m88e1518_phy_writebits(phydev, 16, 0, 4, 3); /* LED[0]:0011 (ACT) */
  265. m88e1518_phy_writebits(phydev, 16, 4, 4, 6); /* LED[1]:0110 (LINK) */
  266. /* Reset page selection */
  267. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
  268. return m88e1518_config(phydev);
  269. }
  270. /* Marvell 88E1118 */
  271. static int m88e1118_config(struct phy_device *phydev)
  272. {
  273. /* Change Page Number */
  274. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  275. /* Delay RGMII TX and RX */
  276. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  277. /* Change Page Number */
  278. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  279. /* Adjust LED control */
  280. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  281. /* Change Page Number */
  282. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  283. genphy_config_aneg(phydev);
  284. phy_reset(phydev);
  285. return 0;
  286. }
  287. static int m88e1118_startup(struct phy_device *phydev)
  288. {
  289. /* Change Page Number */
  290. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  291. genphy_update_link(phydev);
  292. m88e1xxx_parse_status(phydev);
  293. return 0;
  294. }
  295. /* Marvell 88E1121R */
  296. static int m88e1121_config(struct phy_device *phydev)
  297. {
  298. int pg;
  299. /* Configure the PHY */
  300. genphy_config_aneg(phydev);
  301. /* Switch the page to access the led register */
  302. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  303. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  304. MIIM_88E1121_PHY_LED_PAGE);
  305. /* Configure leds */
  306. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  307. MIIM_88E1121_PHY_LED_DEF);
  308. /* Restore the page pointer */
  309. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  310. /* Disable IRQs and de-assert interrupt */
  311. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  312. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  313. return 0;
  314. }
  315. /* Marvell 88E1145 */
  316. static int m88e1145_config(struct phy_device *phydev)
  317. {
  318. int reg;
  319. /* Errata E0, E1 */
  320. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  321. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  322. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  323. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  324. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  325. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  326. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  327. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  328. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  329. MIIM_M88E1145_RGMII_TX_DELAY;
  330. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  331. genphy_config_aneg(phydev);
  332. phy_reset(phydev);
  333. return 0;
  334. }
  335. static int m88e1145_startup(struct phy_device *phydev)
  336. {
  337. genphy_update_link(phydev);
  338. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  339. MIIM_88E1145_PHY_LED_DIRECT);
  340. m88e1xxx_parse_status(phydev);
  341. return 0;
  342. }
  343. /* Marvell 88E1149S */
  344. static int m88e1149_config(struct phy_device *phydev)
  345. {
  346. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  347. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  348. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  349. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  350. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  351. genphy_config_aneg(phydev);
  352. phy_reset(phydev);
  353. return 0;
  354. }
  355. /* Marvell 88E1310 */
  356. static int m88e1310_config(struct phy_device *phydev)
  357. {
  358. u16 reg;
  359. /* LED link and activity */
  360. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  361. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
  362. reg = (reg & ~0xf) | 0x1;
  363. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
  364. /* Set LED2/INT to INT mode, low active */
  365. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  366. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
  367. reg = (reg & 0x77ff) | 0x0880;
  368. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
  369. /* Set RGMII delay */
  370. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
  371. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
  372. reg |= 0x0030;
  373. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
  374. /* Ensure to return to page 0 */
  375. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
  376. genphy_config_aneg(phydev);
  377. phy_reset(phydev);
  378. return 0;
  379. }
  380. static struct phy_driver M88E1011S_driver = {
  381. .name = "Marvell 88E1011S",
  382. .uid = 0x1410c60,
  383. .mask = 0xffffff0,
  384. .features = PHY_GBIT_FEATURES,
  385. .config = &m88e1011s_config,
  386. .startup = &m88e1011s_startup,
  387. .shutdown = &genphy_shutdown,
  388. };
  389. static struct phy_driver M88E1111S_driver = {
  390. .name = "Marvell 88E1111S",
  391. .uid = 0x1410cc0,
  392. .mask = 0xffffff0,
  393. .features = PHY_GBIT_FEATURES,
  394. .config = &m88e1111s_config,
  395. .startup = &m88e1011s_startup,
  396. .shutdown = &genphy_shutdown,
  397. };
  398. static struct phy_driver M88E1118_driver = {
  399. .name = "Marvell 88E1118",
  400. .uid = 0x1410e10,
  401. .mask = 0xffffff0,
  402. .features = PHY_GBIT_FEATURES,
  403. .config = &m88e1118_config,
  404. .startup = &m88e1118_startup,
  405. .shutdown = &genphy_shutdown,
  406. };
  407. static struct phy_driver M88E1118R_driver = {
  408. .name = "Marvell 88E1118R",
  409. .uid = 0x1410e40,
  410. .mask = 0xffffff0,
  411. .features = PHY_GBIT_FEATURES,
  412. .config = &m88e1118_config,
  413. .startup = &m88e1118_startup,
  414. .shutdown = &genphy_shutdown,
  415. };
  416. static struct phy_driver M88E1121R_driver = {
  417. .name = "Marvell 88E1121R",
  418. .uid = 0x1410cb0,
  419. .mask = 0xffffff0,
  420. .features = PHY_GBIT_FEATURES,
  421. .config = &m88e1121_config,
  422. .startup = &genphy_startup,
  423. .shutdown = &genphy_shutdown,
  424. };
  425. static struct phy_driver M88E1145_driver = {
  426. .name = "Marvell 88E1145",
  427. .uid = 0x1410cd0,
  428. .mask = 0xffffff0,
  429. .features = PHY_GBIT_FEATURES,
  430. .config = &m88e1145_config,
  431. .startup = &m88e1145_startup,
  432. .shutdown = &genphy_shutdown,
  433. };
  434. static struct phy_driver M88E1149S_driver = {
  435. .name = "Marvell 88E1149S",
  436. .uid = 0x1410ca0,
  437. .mask = 0xffffff0,
  438. .features = PHY_GBIT_FEATURES,
  439. .config = &m88e1149_config,
  440. .startup = &m88e1011s_startup,
  441. .shutdown = &genphy_shutdown,
  442. };
  443. static struct phy_driver M88E1510_driver = {
  444. .name = "Marvell 88E1510",
  445. .uid = 0x1410dd0,
  446. .mask = 0xffffff0,
  447. .features = PHY_GBIT_FEATURES,
  448. .config = &m88e1510_config,
  449. .startup = &m88e1011s_startup,
  450. .shutdown = &genphy_shutdown,
  451. };
  452. static struct phy_driver M88E1518_driver = {
  453. .name = "Marvell 88E1518",
  454. .uid = 0x1410dd1,
  455. .mask = 0xffffff0,
  456. .features = PHY_GBIT_FEATURES,
  457. .config = &m88e1518_config,
  458. .startup = &m88e1011s_startup,
  459. .shutdown = &genphy_shutdown,
  460. };
  461. static struct phy_driver M88E1310_driver = {
  462. .name = "Marvell 88E1310",
  463. .uid = 0x01410e90,
  464. .mask = 0xffffff0,
  465. .features = PHY_GBIT_FEATURES,
  466. .config = &m88e1310_config,
  467. .startup = &m88e1011s_startup,
  468. .shutdown = &genphy_shutdown,
  469. };
  470. int phy_marvell_init(void)
  471. {
  472. phy_register(&M88E1310_driver);
  473. phy_register(&M88E1149S_driver);
  474. phy_register(&M88E1145_driver);
  475. phy_register(&M88E1121R_driver);
  476. phy_register(&M88E1118_driver);
  477. phy_register(&M88E1118R_driver);
  478. phy_register(&M88E1111S_driver);
  479. phy_register(&M88E1011S_driver);
  480. phy_register(&M88E1510_driver);
  481. phy_register(&M88E1518_driver);
  482. return 0;
  483. }