fpga_manager.h 1.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright (C) 2012 Altera Corporation <www.altera.com>
  3. * All rights reserved.
  4. *
  5. * SPDX-License-Identifier: BSD-3-Clause
  6. */
  7. #ifndef _FPGA_MANAGER_H_
  8. #define _FPGA_MANAGER_H_
  9. #include <altera.h>
  10. struct socfpga_fpga_manager {
  11. /* FPGA Manager Module */
  12. u32 stat; /* 0x00 */
  13. u32 ctrl;
  14. u32 dclkcnt;
  15. u32 dclkstat;
  16. u32 gpo; /* 0x10 */
  17. u32 gpi;
  18. u32 misci; /* 0x18 */
  19. u32 _pad_0x1c_0x82c[517];
  20. /* Configuration Monitor (MON) Registers */
  21. u32 gpio_inten; /* 0x830 */
  22. u32 gpio_intmask;
  23. u32 gpio_inttype_level;
  24. u32 gpio_int_polarity;
  25. u32 gpio_intstatus; /* 0x840 */
  26. u32 gpio_raw_intstatus;
  27. u32 _pad_0x848;
  28. u32 gpio_porta_eoi;
  29. u32 gpio_ext_porta; /* 0x850 */
  30. u32 _pad_0x854_0x85c[3];
  31. u32 gpio_1s_sync; /* 0x860 */
  32. u32 _pad_0x864_0x868[2];
  33. u32 gpio_ver_id_code;
  34. u32 gpio_config_reg2; /* 0x870 */
  35. u32 gpio_config_reg1;
  36. };
  37. #define FPGAMGRREGS_STAT_MODE_MASK 0x7
  38. #define FPGAMGRREGS_STAT_MSEL_MASK 0xf8
  39. #define FPGAMGRREGS_STAT_MSEL_LSB 3
  40. #define FPGAMGRREGS_CTRL_CFGWDTH_MASK 0x200
  41. #define FPGAMGRREGS_CTRL_AXICFGEN_MASK 0x100
  42. #define FPGAMGRREGS_CTRL_NCONFIGPULL_MASK 0x4
  43. #define FPGAMGRREGS_CTRL_NCE_MASK 0x2
  44. #define FPGAMGRREGS_CTRL_EN_MASK 0x1
  45. #define FPGAMGRREGS_CTRL_CDRATIO_LSB 6
  46. #define FPGAMGRREGS_MON_GPIO_EXT_PORTA_CRC_MASK 0x8
  47. #define FPGAMGRREGS_MON_GPIO_EXT_PORTA_ID_MASK 0x4
  48. #define FPGAMGRREGS_MON_GPIO_EXT_PORTA_CD_MASK 0x2
  49. #define FPGAMGRREGS_MON_GPIO_EXT_PORTA_NS_MASK 0x1
  50. /* FPGA Mode */
  51. #define FPGAMGRREGS_MODE_FPGAOFF 0x0
  52. #define FPGAMGRREGS_MODE_RESETPHASE 0x1
  53. #define FPGAMGRREGS_MODE_CFGPHASE 0x2
  54. #define FPGAMGRREGS_MODE_INITPHASE 0x3
  55. #define FPGAMGRREGS_MODE_USERMODE 0x4
  56. #define FPGAMGRREGS_MODE_UNKNOWN 0x5
  57. /* FPGA CD Ratio Value */
  58. #define CDRATIO_x1 0x0
  59. #define CDRATIO_x2 0x1
  60. #define CDRATIO_x4 0x2
  61. #define CDRATIO_x8 0x3
  62. /* SoCFPGA support functions */
  63. int fpgamgr_test_fpga_ready(void);
  64. int fpgamgr_poll_fpga_ready(void);
  65. int fpgamgr_get_mode(void);
  66. #endif /* _FPGA_MANAGER_H_ */