clock_manager.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright (C) 2013 Altera Corporation <www.altera.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef _CLOCK_MANAGER_H_
  7. #define _CLOCK_MANAGER_H_
  8. #ifndef __ASSEMBLER__
  9. /* Clock speed accessors */
  10. unsigned long cm_get_mpu_clk_hz(void);
  11. unsigned long cm_get_sdram_clk_hz(void);
  12. unsigned int cm_get_l4_sp_clk_hz(void);
  13. unsigned int cm_get_mmc_controller_clk_hz(void);
  14. unsigned int cm_get_qspi_controller_clk_hz(void);
  15. unsigned int cm_get_spi_controller_clk_hz(void);
  16. #endif
  17. typedef struct {
  18. /* main group */
  19. uint32_t main_vco_base;
  20. uint32_t mpuclk;
  21. uint32_t mainclk;
  22. uint32_t dbgatclk;
  23. uint32_t mainqspiclk;
  24. uint32_t mainnandsdmmcclk;
  25. uint32_t cfg2fuser0clk;
  26. uint32_t maindiv;
  27. uint32_t dbgdiv;
  28. uint32_t tracediv;
  29. uint32_t l4src;
  30. /* peripheral group */
  31. uint32_t peri_vco_base;
  32. uint32_t emac0clk;
  33. uint32_t emac1clk;
  34. uint32_t perqspiclk;
  35. uint32_t pernandsdmmcclk;
  36. uint32_t perbaseclk;
  37. uint32_t s2fuser1clk;
  38. uint32_t perdiv;
  39. uint32_t gpiodiv;
  40. uint32_t persrc;
  41. /* sdram pll group */
  42. uint32_t sdram_vco_base;
  43. uint32_t ddrdqsclk;
  44. uint32_t ddr2xdqsclk;
  45. uint32_t ddrdqclk;
  46. uint32_t s2fuser2clk;
  47. } cm_config_t;
  48. extern void cm_basic_init(const cm_config_t *cfg);
  49. struct socfpga_clock_manager_main_pll {
  50. u32 vco;
  51. u32 misc;
  52. u32 mpuclk;
  53. u32 mainclk;
  54. u32 dbgatclk;
  55. u32 mainqspiclk;
  56. u32 mainnandsdmmcclk;
  57. u32 cfgs2fuser0clk;
  58. u32 en;
  59. u32 maindiv;
  60. u32 dbgdiv;
  61. u32 tracediv;
  62. u32 l4src;
  63. u32 stat;
  64. u32 _pad_0x38_0x40[2];
  65. };
  66. struct socfpga_clock_manager_per_pll {
  67. u32 vco;
  68. u32 misc;
  69. u32 emac0clk;
  70. u32 emac1clk;
  71. u32 perqspiclk;
  72. u32 pernandsdmmcclk;
  73. u32 perbaseclk;
  74. u32 s2fuser1clk;
  75. u32 en;
  76. u32 div;
  77. u32 gpiodiv;
  78. u32 src;
  79. u32 stat;
  80. u32 _pad_0x34_0x40[3];
  81. };
  82. struct socfpga_clock_manager_sdr_pll {
  83. u32 vco;
  84. u32 ctrl;
  85. u32 ddrdqsclk;
  86. u32 ddr2xdqsclk;
  87. u32 ddrdqclk;
  88. u32 s2fuser2clk;
  89. u32 en;
  90. u32 stat;
  91. };
  92. struct socfpga_clock_manager_altera {
  93. u32 mpuclk;
  94. u32 mainclk;
  95. };
  96. struct socfpga_clock_manager {
  97. u32 ctrl;
  98. u32 bypass;
  99. u32 inter;
  100. u32 intren;
  101. u32 dbctrl;
  102. u32 stat;
  103. u32 _pad_0x18_0x3f[10];
  104. struct socfpga_clock_manager_main_pll main_pll;
  105. struct socfpga_clock_manager_per_pll per_pll;
  106. struct socfpga_clock_manager_sdr_pll sdr_pll;
  107. struct socfpga_clock_manager_altera altera;
  108. u32 _pad_0xe8_0x200[70];
  109. };
  110. #define CLKMGR_CTRL_SAFEMODE (1 << 0)
  111. #define CLKMGR_CTRL_SAFEMODE_OFFSET 0
  112. #define CLKMGR_BYPASS_PERPLLSRC (1 << 4)
  113. #define CLKMGR_BYPASS_PERPLLSRC_OFFSET 4
  114. #define CLKMGR_BYPASS_PERPLL (1 << 3)
  115. #define CLKMGR_BYPASS_PERPLL_OFFSET 3
  116. #define CLKMGR_BYPASS_SDRPLLSRC (1 << 2)
  117. #define CLKMGR_BYPASS_SDRPLLSRC_OFFSET 2
  118. #define CLKMGR_BYPASS_SDRPLL (1 << 1)
  119. #define CLKMGR_BYPASS_SDRPLL_OFFSET 1
  120. #define CLKMGR_BYPASS_MAINPLL (1 << 0)
  121. #define CLKMGR_BYPASS_MAINPLL_OFFSET 0
  122. #define CLKMGR_INTER_SDRPLLLOCKED_MASK 0x00000100
  123. #define CLKMGR_INTER_PERPLLLOCKED_MASK 0x00000080
  124. #define CLKMGR_INTER_MAINPLLLOCKED_MASK 0x00000040
  125. #define CLKMGR_INTER_PERPLLLOST_MASK 0x00000010
  126. #define CLKMGR_INTER_SDRPLLLOST_MASK 0x00000020
  127. #define CLKMGR_INTER_MAINPLLLOST_MASK 0x00000008
  128. #define CLKMGR_STAT_BUSY (1 << 0)
  129. /* Main PLL */
  130. #define CLKMGR_MAINPLLGRP_VCO_BGPWRDN (1 << 0)
  131. #define CLKMGR_MAINPLLGRP_VCO_BGPWRDN_OFFSET 0
  132. #define CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET 16
  133. #define CLKMGR_MAINPLLGRP_VCO_DENOM_MASK 0x003f0000
  134. #define CLKMGR_MAINPLLGRP_VCO_EN (1 << 1)
  135. #define CLKMGR_MAINPLLGRP_VCO_EN_OFFSET 1
  136. #define CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET 3
  137. #define CLKMGR_MAINPLLGRP_VCO_NUMER_MASK 0x0000fff8
  138. #define CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK 0x01000000
  139. #define CLKMGR_MAINPLLGRP_VCO_PWRDN (1 << 2)
  140. #define CLKMGR_MAINPLLGRP_VCO_PWRDN_OFFSET 2
  141. #define CLKMGR_MAINPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  142. #define CLKMGR_MAINPLLGRP_VCO_RESET_VALUE 0x8001000d
  143. #define CLKMGR_MAINPLLGRP_MPUCLK_CNT_OFFSET 0
  144. #define CLKMGR_MAINPLLGRP_MPUCLK_CNT_MASK 0x000001ff
  145. #define CLKMGR_MAINPLLGRP_MAINCLK_CNT_OFFSET 0
  146. #define CLKMGR_MAINPLLGRP_MAINCLK_CNT_MASK 0x000001ff
  147. #define CLKMGR_MAINPLLGRP_DBGATCLK_CNT_OFFSET 0
  148. #define CLKMGR_MAINPLLGRP_DBGATCLK_CNT_MASK 0x000001ff
  149. #define CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_OFFSET 0
  150. #define CLKMGR_MAINPLLGRP_MAINQSPICLK_CNT_MASK 0x000001ff
  151. #define CLKMGR_MAINPLLGRP_MAINNANDSDMMCCLK_CNT_OFFSET 0
  152. #define CLKMGR_MAINPLLGRP_MAINNANDSDMMCCLK_CNT_MASK 0x000001ff
  153. #define CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_OFFSET 0
  154. #define CLKMGR_MAINPLLGRP_CFGS2FUSER0CLK_CNT_MASK 0x000001ff
  155. #define CLKMGR_MAINPLLGRP_EN_DBGATCLK_MASK 0x00000010
  156. #define CLKMGR_MAINPLLGRP_EN_DBGCLK_MASK 0x00000020
  157. #define CLKMGR_MAINPLLGRP_EN_DBGTIMERCLK_MASK 0x00000080
  158. #define CLKMGR_MAINPLLGRP_EN_DBGTRACECLK_MASK 0x00000040
  159. #define CLKMGR_MAINPLLGRP_EN_L4MPCLK_MASK 0x00000004
  160. #define CLKMGR_MAINPLLGRP_EN_S2FUSER0CLK_MASK 0x00000200
  161. #define CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_OFFSET 0
  162. #define CLKMGR_MAINPLLGRP_MAINDIV_L3MPCLK_MASK 0x00000003
  163. #define CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_OFFSET 2
  164. #define CLKMGR_MAINPLLGRP_MAINDIV_L3SPCLK_MASK 0x0000000c
  165. #define CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_OFFSET 4
  166. #define CLKMGR_MAINPLLGRP_MAINDIV_L4MPCLK_MASK 0x00000070
  167. #define CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET 7
  168. #define CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_MASK 0x00000380
  169. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_OFFSET 0
  170. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGATCLK_MASK 0x00000003
  171. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_OFFSET 2
  172. #define CLKMGR_MAINPLLGRP_DBGDIV_DBGCLK_MASK 0x0000000c
  173. #define CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_OFFSET 0
  174. #define CLKMGR_MAINPLLGRP_TRACEDIV_TRACECLK_MASK 0x00000007
  175. #define CLKMGR_MAINPLLGRP_L4SRC_L4MP (1 << 0)
  176. #define CLKMGR_MAINPLLGRP_L4SRC_L4MP_OFFSET 0
  177. #define CLKMGR_MAINPLLGRP_L4SRC_L4SP (1 << 1)
  178. #define CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET 1
  179. #define CLKMGR_MAINPLLGRP_L4SRC_RESET_VALUE 0x00000000
  180. #define CLKMGR_L4_SP_CLK_SRC_MAINPLL 0x0
  181. #define CLKMGR_L4_SP_CLK_SRC_PERPLL 0x1
  182. /* Per PLL */
  183. #define CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET 16
  184. #define CLKMGR_PERPLLGRP_VCO_DENOM_MASK 0x003f0000
  185. #define CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET 3
  186. #define CLKMGR_PERPLLGRP_VCO_NUMER_MASK 0x0000fff8
  187. #define CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK 0x01000000
  188. #define CLKMGR_PERPLLGRP_VCO_PSRC_OFFSET 22
  189. #define CLKMGR_PERPLLGRP_VCO_PSRC_MASK 0x00c00000
  190. #define CLKMGR_PERPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  191. #define CLKMGR_PERPLLGRP_VCO_RESET_VALUE 0x8001000d
  192. #define CLKMGR_PERPLLGRP_VCO_SSRC_OFFSET 22
  193. #define CLKMGR_PERPLLGRP_VCO_SSRC_MASK 0x00c00000
  194. #define CLKMGR_VCO_SSRC_EOSC1 0x0
  195. #define CLKMGR_VCO_SSRC_EOSC2 0x1
  196. #define CLKMGR_VCO_SSRC_F2S 0x2
  197. #define CLKMGR_PERPLLGRP_EMAC0CLK_CNT_OFFSET 0
  198. #define CLKMGR_PERPLLGRP_EMAC0CLK_CNT_MASK 0x000001ff
  199. #define CLKMGR_PERPLLGRP_EMAC1CLK_CNT_OFFSET 0
  200. #define CLKMGR_PERPLLGRP_EMAC1CLK_CNT_MASK 0x000001ff
  201. #define CLKMGR_PERPLLGRP_PERQSPICLK_CNT_OFFSET 0
  202. #define CLKMGR_PERPLLGRP_PERQSPICLK_CNT_MASK 0x000001ff
  203. #define CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_OFFSET 0
  204. #define CLKMGR_PERPLLGRP_PERNANDSDMMCCLK_CNT_MASK 0x000001ff
  205. #define CLKMGR_PERPLLGRP_PERBASECLK_CNT_OFFSET 0
  206. #define CLKMGR_PERPLLGRP_PERBASECLK_CNT_MASK 0x000001ff
  207. #define CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_OFFSET 0
  208. #define CLKMGR_PERPLLGRP_S2FUSER1CLK_CNT_MASK 0x000001ff
  209. #define CLKMGR_PERPLLGRP_EN_NANDCLK_MASK 0x00000400
  210. #define CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK 0x00000100
  211. #define CLKMGR_PERPLLGRP_DIV_CAN0CLK_OFFSET 6
  212. #define CLKMGR_PERPLLGRP_DIV_CAN0CLK_MASK 0x000001c0
  213. #define CLKMGR_PERPLLGRP_DIV_CAN1CLK_OFFSET 9
  214. #define CLKMGR_PERPLLGRP_DIV_CAN1CLK_MASK 0x00000e00
  215. #define CLKMGR_PERPLLGRP_DIV_SPIMCLK_OFFSET 3
  216. #define CLKMGR_PERPLLGRP_DIV_SPIMCLK_OFFSET 3
  217. #define CLKMGR_PERPLLGRP_DIV_USBCLK_OFFSET 0
  218. #define CLKMGR_PERPLLGRP_DIV_USBCLK_MASK 0x00000007
  219. #define CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_OFFSET 0
  220. #define CLKMGR_PERPLLGRP_GPIODIV_GPIODBCLK_MASK 0x00ffffff
  221. #define CLKMGR_PERPLLGRP_SRC_NAND_OFFSET 2
  222. #define CLKMGR_PERPLLGRP_SRC_NAND_MASK 0x0000000c
  223. #define CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET 4
  224. #define CLKMGR_PERPLLGRP_SRC_QSPI_MASK 0x00000030
  225. #define CLKMGR_PERPLLGRP_SRC_RESET_VALUE 0x00000015
  226. #define CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET 0
  227. #define CLKMGR_PERPLLGRP_SRC_SDMMC_MASK 0x00000003
  228. #define CLKMGR_SDMMC_CLK_SRC_F2S 0x0
  229. #define CLKMGR_SDMMC_CLK_SRC_MAIN 0x1
  230. #define CLKMGR_SDMMC_CLK_SRC_PER 0x2
  231. #define CLKMGR_QSPI_CLK_SRC_F2S 0x0
  232. #define CLKMGR_QSPI_CLK_SRC_MAIN 0x1
  233. #define CLKMGR_QSPI_CLK_SRC_PER 0x2
  234. /* SDR PLL */
  235. #define CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET 16
  236. #define CLKMGR_SDRPLLGRP_VCO_DENOM_MASK 0x003f0000
  237. #define CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET 3
  238. #define CLKMGR_SDRPLLGRP_VCO_NUMER_MASK 0x0000fff8
  239. #define CLKMGR_SDRPLLGRP_VCO_OUTRESETALL (1 << 24)
  240. #define CLKMGR_SDRPLLGRP_VCO_OUTRESETALL_OFFSET 24
  241. #define CLKMGR_SDRPLLGRP_VCO_OUTRESET_OFFSET 25
  242. #define CLKMGR_SDRPLLGRP_VCO_OUTRESET_MASK 0x7e000000
  243. #define CLKMGR_SDRPLLGRP_VCO_REGEXTSEL_MASK 0x80000000
  244. #define CLKMGR_SDRPLLGRP_VCO_RESET_VALUE 0x8001000d
  245. #define CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET 22
  246. #define CLKMGR_SDRPLLGRP_VCO_SSRC_MASK 0x00c00000
  247. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET 0
  248. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK 0x000001ff
  249. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_OFFSET 9
  250. #define CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_MASK 0x00000e00
  251. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_OFFSET 0
  252. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_MASK 0x000001ff
  253. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_OFFSET 9
  254. #define CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_MASK 0x00000e00
  255. #define CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_OFFSET 0
  256. #define CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_MASK 0x000001ff
  257. #define CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_OFFSET 9
  258. #define CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_MASK 0x00000e00
  259. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_OFFSET 0
  260. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_MASK 0x000001ff
  261. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_OFFSET 9
  262. #define CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_MASK 0x00000e00
  263. #endif /* _CLOCK_MANAGER_H_ */