board.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2012-2013 Henrik Nordstrom <henrik@henriknordstrom.net>
  4. * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
  5. *
  6. * (C) Copyright 2007-2011
  7. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  8. * Tom Cubie <tangliang@allwinnertech.com>
  9. *
  10. * Some board init for the Allwinner A10-evb board.
  11. */
  12. #include <common.h>
  13. #include <dm.h>
  14. #include <mmc.h>
  15. #include <axp_pmic.h>
  16. #include <generic-phy.h>
  17. #include <phy-sun4i-usb.h>
  18. #include <asm/arch/clock.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/display.h>
  21. #include <asm/arch/dram.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/arch/mmc.h>
  24. #include <asm/arch/spl.h>
  25. #ifndef CONFIG_ARM64
  26. #include <asm/armv7.h>
  27. #endif
  28. #include <asm/gpio.h>
  29. #include <asm/io.h>
  30. #include <crc.h>
  31. #include <environment.h>
  32. #include <linux/libfdt.h>
  33. #include <nand.h>
  34. #include <net.h>
  35. #include <spl.h>
  36. #include <sy8106a.h>
  37. #include <asm/setup.h>
  38. #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
  39. /* So that we can use pin names in Kconfig and sunxi_name_to_gpio() */
  40. int soft_i2c_gpio_sda;
  41. int soft_i2c_gpio_scl;
  42. static int soft_i2c_board_init(void)
  43. {
  44. int ret;
  45. soft_i2c_gpio_sda = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SDA);
  46. if (soft_i2c_gpio_sda < 0) {
  47. printf("Error invalid soft i2c sda pin: '%s', err %d\n",
  48. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, soft_i2c_gpio_sda);
  49. return soft_i2c_gpio_sda;
  50. }
  51. ret = gpio_request(soft_i2c_gpio_sda, "soft-i2c-sda");
  52. if (ret) {
  53. printf("Error requesting soft i2c sda pin: '%s', err %d\n",
  54. CONFIG_VIDEO_LCD_PANEL_I2C_SDA, ret);
  55. return ret;
  56. }
  57. soft_i2c_gpio_scl = sunxi_name_to_gpio(CONFIG_VIDEO_LCD_PANEL_I2C_SCL);
  58. if (soft_i2c_gpio_scl < 0) {
  59. printf("Error invalid soft i2c scl pin: '%s', err %d\n",
  60. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, soft_i2c_gpio_scl);
  61. return soft_i2c_gpio_scl;
  62. }
  63. ret = gpio_request(soft_i2c_gpio_scl, "soft-i2c-scl");
  64. if (ret) {
  65. printf("Error requesting soft i2c scl pin: '%s', err %d\n",
  66. CONFIG_VIDEO_LCD_PANEL_I2C_SCL, ret);
  67. return ret;
  68. }
  69. return 0;
  70. }
  71. #else
  72. static int soft_i2c_board_init(void) { return 0; }
  73. #endif
  74. DECLARE_GLOBAL_DATA_PTR;
  75. void i2c_init_board(void)
  76. {
  77. #ifdef CONFIG_I2C0_ENABLE
  78. #if defined(CONFIG_MACH_SUN4I) || \
  79. defined(CONFIG_MACH_SUN5I) || \
  80. defined(CONFIG_MACH_SUN7I) || \
  81. defined(CONFIG_MACH_SUN8I_R40)
  82. sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN4I_GPB_TWI0);
  83. sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN4I_GPB_TWI0);
  84. clock_twi_onoff(0, 1);
  85. #elif defined(CONFIG_MACH_SUN6I)
  86. sunxi_gpio_set_cfgpin(SUNXI_GPH(14), SUN6I_GPH_TWI0);
  87. sunxi_gpio_set_cfgpin(SUNXI_GPH(15), SUN6I_GPH_TWI0);
  88. clock_twi_onoff(0, 1);
  89. #elif defined(CONFIG_MACH_SUN8I)
  90. sunxi_gpio_set_cfgpin(SUNXI_GPH(2), SUN8I_GPH_TWI0);
  91. sunxi_gpio_set_cfgpin(SUNXI_GPH(3), SUN8I_GPH_TWI0);
  92. clock_twi_onoff(0, 1);
  93. #endif
  94. #endif
  95. #ifdef CONFIG_I2C1_ENABLE
  96. #if defined(CONFIG_MACH_SUN4I) || \
  97. defined(CONFIG_MACH_SUN7I) || \
  98. defined(CONFIG_MACH_SUN8I_R40)
  99. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN4I_GPB_TWI1);
  100. sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN4I_GPB_TWI1);
  101. clock_twi_onoff(1, 1);
  102. #elif defined(CONFIG_MACH_SUN5I)
  103. sunxi_gpio_set_cfgpin(SUNXI_GPB(15), SUN5I_GPB_TWI1);
  104. sunxi_gpio_set_cfgpin(SUNXI_GPB(16), SUN5I_GPB_TWI1);
  105. clock_twi_onoff(1, 1);
  106. #elif defined(CONFIG_MACH_SUN6I)
  107. sunxi_gpio_set_cfgpin(SUNXI_GPH(16), SUN6I_GPH_TWI1);
  108. sunxi_gpio_set_cfgpin(SUNXI_GPH(17), SUN6I_GPH_TWI1);
  109. clock_twi_onoff(1, 1);
  110. #elif defined(CONFIG_MACH_SUN8I)
  111. sunxi_gpio_set_cfgpin(SUNXI_GPH(4), SUN8I_GPH_TWI1);
  112. sunxi_gpio_set_cfgpin(SUNXI_GPH(5), SUN8I_GPH_TWI1);
  113. clock_twi_onoff(1, 1);
  114. #endif
  115. #endif
  116. #ifdef CONFIG_I2C2_ENABLE
  117. #if defined(CONFIG_MACH_SUN4I) || \
  118. defined(CONFIG_MACH_SUN7I) || \
  119. defined(CONFIG_MACH_SUN8I_R40)
  120. sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN4I_GPB_TWI2);
  121. sunxi_gpio_set_cfgpin(SUNXI_GPB(21), SUN4I_GPB_TWI2);
  122. clock_twi_onoff(2, 1);
  123. #elif defined(CONFIG_MACH_SUN5I)
  124. sunxi_gpio_set_cfgpin(SUNXI_GPB(17), SUN5I_GPB_TWI2);
  125. sunxi_gpio_set_cfgpin(SUNXI_GPB(18), SUN5I_GPB_TWI2);
  126. clock_twi_onoff(2, 1);
  127. #elif defined(CONFIG_MACH_SUN6I)
  128. sunxi_gpio_set_cfgpin(SUNXI_GPH(18), SUN6I_GPH_TWI2);
  129. sunxi_gpio_set_cfgpin(SUNXI_GPH(19), SUN6I_GPH_TWI2);
  130. clock_twi_onoff(2, 1);
  131. #elif defined(CONFIG_MACH_SUN8I)
  132. sunxi_gpio_set_cfgpin(SUNXI_GPE(12), SUN8I_GPE_TWI2);
  133. sunxi_gpio_set_cfgpin(SUNXI_GPE(13), SUN8I_GPE_TWI2);
  134. clock_twi_onoff(2, 1);
  135. #endif
  136. #endif
  137. #ifdef CONFIG_I2C3_ENABLE
  138. #if defined(CONFIG_MACH_SUN6I)
  139. sunxi_gpio_set_cfgpin(SUNXI_GPG(10), SUN6I_GPG_TWI3);
  140. sunxi_gpio_set_cfgpin(SUNXI_GPG(11), SUN6I_GPG_TWI3);
  141. clock_twi_onoff(3, 1);
  142. #elif defined(CONFIG_MACH_SUN7I) || \
  143. defined(CONFIG_MACH_SUN8I_R40)
  144. sunxi_gpio_set_cfgpin(SUNXI_GPI(0), SUN7I_GPI_TWI3);
  145. sunxi_gpio_set_cfgpin(SUNXI_GPI(1), SUN7I_GPI_TWI3);
  146. clock_twi_onoff(3, 1);
  147. #endif
  148. #endif
  149. #ifdef CONFIG_I2C4_ENABLE
  150. #if defined(CONFIG_MACH_SUN7I) || \
  151. defined(CONFIG_MACH_SUN8I_R40)
  152. sunxi_gpio_set_cfgpin(SUNXI_GPI(2), SUN7I_GPI_TWI4);
  153. sunxi_gpio_set_cfgpin(SUNXI_GPI(3), SUN7I_GPI_TWI4);
  154. clock_twi_onoff(4, 1);
  155. #endif
  156. #endif
  157. #ifdef CONFIG_R_I2C_ENABLE
  158. clock_twi_onoff(5, 1);
  159. sunxi_gpio_set_cfgpin(SUNXI_GPL(0), SUN8I_H3_GPL_R_TWI);
  160. sunxi_gpio_set_cfgpin(SUNXI_GPL(1), SUN8I_H3_GPL_R_TWI);
  161. #endif
  162. }
  163. #if defined(CONFIG_ENV_IS_IN_MMC) && defined(CONFIG_ENV_IS_IN_FAT)
  164. enum env_location env_get_location(enum env_operation op, int prio)
  165. {
  166. switch (prio) {
  167. case 0:
  168. return ENVL_FAT;
  169. case 1:
  170. return ENVL_MMC;
  171. default:
  172. return ENVL_UNKNOWN;
  173. }
  174. }
  175. #endif
  176. /* add board specific code here */
  177. int board_init(void)
  178. {
  179. __maybe_unused int id_pfr1, ret, satapwr_pin, macpwr_pin;
  180. gd->bd->bi_boot_params = (PHYS_SDRAM_0 + 0x100);
  181. #ifndef CONFIG_ARM64
  182. asm volatile("mrc p15, 0, %0, c0, c1, 1" : "=r"(id_pfr1));
  183. debug("id_pfr1: 0x%08x\n", id_pfr1);
  184. /* Generic Timer Extension available? */
  185. if ((id_pfr1 >> CPUID_ARM_GENTIMER_SHIFT) & 0xf) {
  186. uint32_t freq;
  187. debug("Setting CNTFRQ\n");
  188. /*
  189. * CNTFRQ is a secure register, so we will crash if we try to
  190. * write this from the non-secure world (read is OK, though).
  191. * In case some bootcode has already set the correct value,
  192. * we avoid the risk of writing to it.
  193. */
  194. asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r"(freq));
  195. if (freq != COUNTER_FREQUENCY) {
  196. debug("arch timer frequency is %d Hz, should be %d, fixing ...\n",
  197. freq, COUNTER_FREQUENCY);
  198. #ifdef CONFIG_NON_SECURE
  199. printf("arch timer frequency is wrong, but cannot adjust it\n");
  200. #else
  201. asm volatile("mcr p15, 0, %0, c14, c0, 0"
  202. : : "r"(COUNTER_FREQUENCY));
  203. #endif
  204. }
  205. }
  206. #endif /* !CONFIG_ARM64 */
  207. ret = axp_gpio_init();
  208. if (ret)
  209. return ret;
  210. #ifdef CONFIG_SATAPWR
  211. satapwr_pin = sunxi_name_to_gpio(CONFIG_SATAPWR);
  212. gpio_request(satapwr_pin, "satapwr");
  213. gpio_direction_output(satapwr_pin, 1);
  214. /* Give attached sata device time to power-up to avoid link timeouts */
  215. mdelay(500);
  216. #endif
  217. #ifdef CONFIG_MACPWR
  218. macpwr_pin = sunxi_name_to_gpio(CONFIG_MACPWR);
  219. gpio_request(macpwr_pin, "macpwr");
  220. gpio_direction_output(macpwr_pin, 1);
  221. #endif
  222. #ifdef CONFIG_DM_I2C
  223. /*
  224. * Temporary workaround for enabling I2C clocks until proper sunxi DM
  225. * clk, reset and pinctrl drivers land.
  226. */
  227. i2c_init_board();
  228. #endif
  229. /* Uses dm gpio code so do this here and not in i2c_init_board() */
  230. return soft_i2c_board_init();
  231. }
  232. /*
  233. * On older SoCs the SPL is actually at address zero, so using NULL as
  234. * an error value does not work.
  235. */
  236. #define INVALID_SPL_HEADER ((void *)~0UL)
  237. static struct boot_file_head * get_spl_header(uint8_t req_version)
  238. {
  239. struct boot_file_head *spl = (void *)(ulong)SPL_ADDR;
  240. uint8_t spl_header_version = spl->spl_signature[3];
  241. /* Is there really the SPL header (still) there? */
  242. if (memcmp(spl->spl_signature, SPL_SIGNATURE, 3) != 0)
  243. return INVALID_SPL_HEADER;
  244. if (spl_header_version < req_version) {
  245. printf("sunxi SPL version mismatch: expected %u, got %u\n",
  246. req_version, spl_header_version);
  247. return INVALID_SPL_HEADER;
  248. }
  249. return spl;
  250. }
  251. int dram_init(void)
  252. {
  253. struct boot_file_head *spl = get_spl_header(SPL_DRAM_HEADER_VERSION);
  254. if (spl == INVALID_SPL_HEADER)
  255. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_0,
  256. PHYS_SDRAM_0_SIZE);
  257. else
  258. gd->ram_size = (phys_addr_t)spl->dram_size << 20;
  259. if (gd->ram_size > CONFIG_SUNXI_DRAM_MAX_SIZE)
  260. gd->ram_size = CONFIG_SUNXI_DRAM_MAX_SIZE;
  261. return 0;
  262. }
  263. #if defined(CONFIG_NAND_SUNXI)
  264. static void nand_pinmux_setup(void)
  265. {
  266. unsigned int pin;
  267. for (pin = SUNXI_GPC(0); pin <= SUNXI_GPC(19); pin++)
  268. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  269. #if defined CONFIG_MACH_SUN4I || defined CONFIG_MACH_SUN7I
  270. for (pin = SUNXI_GPC(20); pin <= SUNXI_GPC(22); pin++)
  271. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_NAND);
  272. #endif
  273. /* sun4i / sun7i do have a PC23, but it is not used for nand,
  274. * only sun7i has a PC24 */
  275. #ifdef CONFIG_MACH_SUN7I
  276. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_NAND);
  277. #endif
  278. }
  279. static void nand_clock_setup(void)
  280. {
  281. struct sunxi_ccm_reg *const ccm =
  282. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  283. setbits_le32(&ccm->ahb_gate0, (CLK_GATE_OPEN << AHB_GATE_OFFSET_NAND0));
  284. #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I || \
  285. defined CONFIG_MACH_SUN9I || defined CONFIG_MACH_SUN50I
  286. setbits_le32(&ccm->ahb_reset0_cfg, (1 << AHB_GATE_OFFSET_NAND0));
  287. #endif
  288. setbits_le32(&ccm->nand0_clk_cfg, CCM_NAND_CTRL_ENABLE | AHB_DIV_1);
  289. }
  290. void board_nand_init(void)
  291. {
  292. nand_pinmux_setup();
  293. nand_clock_setup();
  294. #ifndef CONFIG_SPL_BUILD
  295. sunxi_nand_init();
  296. #endif
  297. }
  298. #endif
  299. #ifdef CONFIG_MMC
  300. static void mmc_pinmux_setup(int sdc)
  301. {
  302. unsigned int pin;
  303. __maybe_unused int pins;
  304. switch (sdc) {
  305. case 0:
  306. /* SDC0: PF0-PF5 */
  307. for (pin = SUNXI_GPF(0); pin <= SUNXI_GPF(5); pin++) {
  308. sunxi_gpio_set_cfgpin(pin, SUNXI_GPF_SDC0);
  309. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  310. sunxi_gpio_set_drv(pin, 2);
  311. }
  312. break;
  313. case 1:
  314. pins = sunxi_name_to_gpio_bank(CONFIG_MMC1_PINS);
  315. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  316. defined(CONFIG_MACH_SUN8I_R40)
  317. if (pins == SUNXI_GPIO_H) {
  318. /* SDC1: PH22-PH-27 */
  319. for (pin = SUNXI_GPH(22); pin <= SUNXI_GPH(27); pin++) {
  320. sunxi_gpio_set_cfgpin(pin, SUN4I_GPH_SDC1);
  321. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  322. sunxi_gpio_set_drv(pin, 2);
  323. }
  324. } else {
  325. /* SDC1: PG0-PG5 */
  326. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  327. sunxi_gpio_set_cfgpin(pin, SUN4I_GPG_SDC1);
  328. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  329. sunxi_gpio_set_drv(pin, 2);
  330. }
  331. }
  332. #elif defined(CONFIG_MACH_SUN5I)
  333. /* SDC1: PG3-PG8 */
  334. for (pin = SUNXI_GPG(3); pin <= SUNXI_GPG(8); pin++) {
  335. sunxi_gpio_set_cfgpin(pin, SUN5I_GPG_SDC1);
  336. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  337. sunxi_gpio_set_drv(pin, 2);
  338. }
  339. #elif defined(CONFIG_MACH_SUN6I)
  340. /* SDC1: PG0-PG5 */
  341. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  342. sunxi_gpio_set_cfgpin(pin, SUN6I_GPG_SDC1);
  343. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  344. sunxi_gpio_set_drv(pin, 2);
  345. }
  346. #elif defined(CONFIG_MACH_SUN8I)
  347. if (pins == SUNXI_GPIO_D) {
  348. /* SDC1: PD2-PD7 */
  349. for (pin = SUNXI_GPD(2); pin <= SUNXI_GPD(7); pin++) {
  350. sunxi_gpio_set_cfgpin(pin, SUN8I_GPD_SDC1);
  351. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  352. sunxi_gpio_set_drv(pin, 2);
  353. }
  354. } else {
  355. /* SDC1: PG0-PG5 */
  356. for (pin = SUNXI_GPG(0); pin <= SUNXI_GPG(5); pin++) {
  357. sunxi_gpio_set_cfgpin(pin, SUN8I_GPG_SDC1);
  358. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  359. sunxi_gpio_set_drv(pin, 2);
  360. }
  361. }
  362. #endif
  363. break;
  364. case 2:
  365. pins = sunxi_name_to_gpio_bank(CONFIG_MMC2_PINS);
  366. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
  367. /* SDC2: PC6-PC11 */
  368. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(11); pin++) {
  369. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  370. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  371. sunxi_gpio_set_drv(pin, 2);
  372. }
  373. #elif defined(CONFIG_MACH_SUN5I)
  374. if (pins == SUNXI_GPIO_E) {
  375. /* SDC2: PE4-PE9 */
  376. for (pin = SUNXI_GPE(4); pin <= SUNXI_GPD(9); pin++) {
  377. sunxi_gpio_set_cfgpin(pin, SUN5I_GPE_SDC2);
  378. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  379. sunxi_gpio_set_drv(pin, 2);
  380. }
  381. } else {
  382. /* SDC2: PC6-PC15 */
  383. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  384. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  385. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  386. sunxi_gpio_set_drv(pin, 2);
  387. }
  388. }
  389. #elif defined(CONFIG_MACH_SUN6I)
  390. if (pins == SUNXI_GPIO_A) {
  391. /* SDC2: PA9-PA14 */
  392. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  393. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC2);
  394. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  395. sunxi_gpio_set_drv(pin, 2);
  396. }
  397. } else {
  398. /* SDC2: PC6-PC15, PC24 */
  399. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  400. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  401. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  402. sunxi_gpio_set_drv(pin, 2);
  403. }
  404. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  405. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  406. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  407. }
  408. #elif defined(CONFIG_MACH_SUN8I_R40)
  409. /* SDC2: PC6-PC15, PC24 */
  410. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  411. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  412. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  413. sunxi_gpio_set_drv(pin, 2);
  414. }
  415. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUNXI_GPC_SDC2);
  416. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  417. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  418. #elif defined(CONFIG_MACH_SUN8I) || defined(CONFIG_MACH_SUN50I)
  419. /* SDC2: PC5-PC6, PC8-PC16 */
  420. for (pin = SUNXI_GPC(5); pin <= SUNXI_GPC(6); pin++) {
  421. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  422. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  423. sunxi_gpio_set_drv(pin, 2);
  424. }
  425. for (pin = SUNXI_GPC(8); pin <= SUNXI_GPC(16); pin++) {
  426. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  427. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  428. sunxi_gpio_set_drv(pin, 2);
  429. }
  430. #elif defined(CONFIG_MACH_SUN50I_H6)
  431. /* SDC2: PC4-PC14 */
  432. for (pin = SUNXI_GPC(4); pin <= SUNXI_GPC(14); pin++) {
  433. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  434. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  435. sunxi_gpio_set_drv(pin, 2);
  436. }
  437. #elif defined(CONFIG_MACH_SUN9I)
  438. /* SDC2: PC6-PC16 */
  439. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(16); pin++) {
  440. sunxi_gpio_set_cfgpin(pin, SUNXI_GPC_SDC2);
  441. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  442. sunxi_gpio_set_drv(pin, 2);
  443. }
  444. #endif
  445. break;
  446. case 3:
  447. pins = sunxi_name_to_gpio_bank(CONFIG_MMC3_PINS);
  448. #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) || \
  449. defined(CONFIG_MACH_SUN8I_R40)
  450. /* SDC3: PI4-PI9 */
  451. for (pin = SUNXI_GPI(4); pin <= SUNXI_GPI(9); pin++) {
  452. sunxi_gpio_set_cfgpin(pin, SUNXI_GPI_SDC3);
  453. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  454. sunxi_gpio_set_drv(pin, 2);
  455. }
  456. #elif defined(CONFIG_MACH_SUN6I)
  457. if (pins == SUNXI_GPIO_A) {
  458. /* SDC3: PA9-PA14 */
  459. for (pin = SUNXI_GPA(9); pin <= SUNXI_GPA(14); pin++) {
  460. sunxi_gpio_set_cfgpin(pin, SUN6I_GPA_SDC3);
  461. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  462. sunxi_gpio_set_drv(pin, 2);
  463. }
  464. } else {
  465. /* SDC3: PC6-PC15, PC24 */
  466. for (pin = SUNXI_GPC(6); pin <= SUNXI_GPC(15); pin++) {
  467. sunxi_gpio_set_cfgpin(pin, SUN6I_GPC_SDC3);
  468. sunxi_gpio_set_pull(pin, SUNXI_GPIO_PULL_UP);
  469. sunxi_gpio_set_drv(pin, 2);
  470. }
  471. sunxi_gpio_set_cfgpin(SUNXI_GPC(24), SUN6I_GPC_SDC3);
  472. sunxi_gpio_set_pull(SUNXI_GPC(24), SUNXI_GPIO_PULL_UP);
  473. sunxi_gpio_set_drv(SUNXI_GPC(24), 2);
  474. }
  475. #endif
  476. break;
  477. default:
  478. printf("sunxi: invalid MMC slot %d for pinmux setup\n", sdc);
  479. break;
  480. }
  481. }
  482. int board_mmc_init(bd_t *bis)
  483. {
  484. __maybe_unused struct mmc *mmc0, *mmc1;
  485. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT);
  486. mmc0 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT);
  487. if (!mmc0)
  488. return -1;
  489. #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
  490. mmc_pinmux_setup(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  491. mmc1 = sunxi_mmc_init(CONFIG_MMC_SUNXI_SLOT_EXTRA);
  492. if (!mmc1)
  493. return -1;
  494. #endif
  495. return 0;
  496. }
  497. #endif
  498. #ifdef CONFIG_SPL_BUILD
  499. static void sunxi_spl_store_dram_size(phys_addr_t dram_size)
  500. {
  501. struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
  502. if (spl == INVALID_SPL_HEADER)
  503. return;
  504. /* Promote the header version for U-Boot proper, if needed. */
  505. if (spl->spl_signature[3] < SPL_DRAM_HEADER_VERSION)
  506. spl->spl_signature[3] = SPL_DRAM_HEADER_VERSION;
  507. spl->dram_size = dram_size >> 20;
  508. }
  509. void sunxi_board_init(void)
  510. {
  511. int power_failed = 0;
  512. #ifdef CONFIG_SY8106A_POWER
  513. power_failed = sy8106a_set_vout1(CONFIG_SY8106A_VOUT1_VOLT);
  514. #endif
  515. #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
  516. defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  517. defined CONFIG_AXP818_POWER
  518. power_failed = axp_init();
  519. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  520. defined CONFIG_AXP818_POWER
  521. power_failed |= axp_set_dcdc1(CONFIG_AXP_DCDC1_VOLT);
  522. #endif
  523. power_failed |= axp_set_dcdc2(CONFIG_AXP_DCDC2_VOLT);
  524. power_failed |= axp_set_dcdc3(CONFIG_AXP_DCDC3_VOLT);
  525. #if !defined(CONFIG_AXP209_POWER) && !defined(CONFIG_AXP818_POWER)
  526. power_failed |= axp_set_dcdc4(CONFIG_AXP_DCDC4_VOLT);
  527. #endif
  528. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  529. defined CONFIG_AXP818_POWER
  530. power_failed |= axp_set_dcdc5(CONFIG_AXP_DCDC5_VOLT);
  531. #endif
  532. #if defined CONFIG_AXP221_POWER || defined CONFIG_AXP809_POWER || \
  533. defined CONFIG_AXP818_POWER
  534. power_failed |= axp_set_aldo1(CONFIG_AXP_ALDO1_VOLT);
  535. #endif
  536. power_failed |= axp_set_aldo2(CONFIG_AXP_ALDO2_VOLT);
  537. #if !defined(CONFIG_AXP152_POWER)
  538. power_failed |= axp_set_aldo3(CONFIG_AXP_ALDO3_VOLT);
  539. #endif
  540. #ifdef CONFIG_AXP209_POWER
  541. power_failed |= axp_set_aldo4(CONFIG_AXP_ALDO4_VOLT);
  542. #endif
  543. #if defined(CONFIG_AXP221_POWER) || defined(CONFIG_AXP809_POWER) || \
  544. defined(CONFIG_AXP818_POWER)
  545. power_failed |= axp_set_dldo(1, CONFIG_AXP_DLDO1_VOLT);
  546. power_failed |= axp_set_dldo(2, CONFIG_AXP_DLDO2_VOLT);
  547. #if !defined CONFIG_AXP809_POWER
  548. power_failed |= axp_set_dldo(3, CONFIG_AXP_DLDO3_VOLT);
  549. power_failed |= axp_set_dldo(4, CONFIG_AXP_DLDO4_VOLT);
  550. #endif
  551. power_failed |= axp_set_eldo(1, CONFIG_AXP_ELDO1_VOLT);
  552. power_failed |= axp_set_eldo(2, CONFIG_AXP_ELDO2_VOLT);
  553. power_failed |= axp_set_eldo(3, CONFIG_AXP_ELDO3_VOLT);
  554. #endif
  555. #ifdef CONFIG_AXP818_POWER
  556. power_failed |= axp_set_fldo(1, CONFIG_AXP_FLDO1_VOLT);
  557. power_failed |= axp_set_fldo(2, CONFIG_AXP_FLDO2_VOLT);
  558. power_failed |= axp_set_fldo(3, CONFIG_AXP_FLDO3_VOLT);
  559. #endif
  560. #if defined CONFIG_AXP809_POWER || defined CONFIG_AXP818_POWER
  561. power_failed |= axp_set_sw(IS_ENABLED(CONFIG_AXP_SW_ON));
  562. #endif
  563. #endif
  564. printf("DRAM:");
  565. gd->ram_size = sunxi_dram_init();
  566. printf(" %d MiB\n", (int)(gd->ram_size >> 20));
  567. if (!gd->ram_size)
  568. hang();
  569. sunxi_spl_store_dram_size(gd->ram_size);
  570. /*
  571. * Only clock up the CPU to full speed if we are reasonably
  572. * assured it's being powered with suitable core voltage
  573. */
  574. if (!power_failed)
  575. clock_set_pll1(CONFIG_SYS_CLK_FREQ);
  576. else
  577. printf("Failed to set core voltage! Can't set CPU frequency\n");
  578. }
  579. #endif
  580. #ifdef CONFIG_USB_GADGET
  581. int g_dnl_board_usb_cable_connected(void)
  582. {
  583. struct udevice *dev;
  584. struct phy phy;
  585. int ret;
  586. ret = uclass_get_device(UCLASS_USB_DEV_GENERIC, 0, &dev);
  587. if (ret) {
  588. pr_err("%s: Cannot find USB device\n", __func__);
  589. return ret;
  590. }
  591. ret = generic_phy_get_by_name(dev, "usb", &phy);
  592. if (ret) {
  593. pr_err("failed to get %s USB PHY\n", dev->name);
  594. return ret;
  595. }
  596. ret = generic_phy_init(&phy);
  597. if (ret) {
  598. pr_err("failed to init %s USB PHY\n", dev->name);
  599. return ret;
  600. }
  601. ret = sun4i_usb_phy_vbus_detect(&phy);
  602. if (ret == 1) {
  603. pr_err("A charger is plugged into the OTG\n");
  604. return -ENODEV;
  605. }
  606. return ret;
  607. }
  608. #endif
  609. #ifdef CONFIG_SERIAL_TAG
  610. void get_board_serial(struct tag_serialnr *serialnr)
  611. {
  612. char *serial_string;
  613. unsigned long long serial;
  614. serial_string = env_get("serial#");
  615. if (serial_string) {
  616. serial = simple_strtoull(serial_string, NULL, 16);
  617. serialnr->high = (unsigned int) (serial >> 32);
  618. serialnr->low = (unsigned int) (serial & 0xffffffff);
  619. } else {
  620. serialnr->high = 0;
  621. serialnr->low = 0;
  622. }
  623. }
  624. #endif
  625. /*
  626. * Check the SPL header for the "sunxi" variant. If found: parse values
  627. * that might have been passed by the loader ("fel" utility), and update
  628. * the environment accordingly.
  629. */
  630. static void parse_spl_header(const uint32_t spl_addr)
  631. {
  632. struct boot_file_head *spl = get_spl_header(SPL_ENV_HEADER_VERSION);
  633. if (spl == INVALID_SPL_HEADER)
  634. return;
  635. if (!spl->fel_script_address)
  636. return;
  637. if (spl->fel_uEnv_length != 0) {
  638. /*
  639. * data is expected in uEnv.txt compatible format, so "env
  640. * import -t" the string(s) at fel_script_address right away.
  641. */
  642. himport_r(&env_htab, (char *)(uintptr_t)spl->fel_script_address,
  643. spl->fel_uEnv_length, '\n', H_NOCLEAR, 0, 0, NULL);
  644. return;
  645. }
  646. /* otherwise assume .scr format (mkimage-type script) */
  647. env_set_hex("fel_scriptaddr", spl->fel_script_address);
  648. }
  649. /*
  650. * Note this function gets called multiple times.
  651. * It must not make any changes to env variables which already exist.
  652. */
  653. static void setup_environment(const void *fdt)
  654. {
  655. char serial_string[17] = { 0 };
  656. unsigned int sid[4];
  657. uint8_t mac_addr[6];
  658. char ethaddr[16];
  659. int i, ret;
  660. ret = sunxi_get_sid(sid);
  661. if (ret == 0 && sid[0] != 0) {
  662. /*
  663. * The single words 1 - 3 of the SID have quite a few bits
  664. * which are the same on many models, so we take a crc32
  665. * of all 3 words, to get a more unique value.
  666. *
  667. * Note we only do this on newer SoCs as we cannot change
  668. * the algorithm on older SoCs since those have been using
  669. * fixed mac-addresses based on only using word 3 for a
  670. * long time and changing a fixed mac-address with an
  671. * u-boot update is not good.
  672. */
  673. #if !defined(CONFIG_MACH_SUN4I) && !defined(CONFIG_MACH_SUN5I) && \
  674. !defined(CONFIG_MACH_SUN6I) && !defined(CONFIG_MACH_SUN7I) && \
  675. !defined(CONFIG_MACH_SUN8I_A23) && !defined(CONFIG_MACH_SUN8I_A33)
  676. sid[3] = crc32(0, (unsigned char *)&sid[1], 12);
  677. #endif
  678. /* Ensure the NIC specific bytes of the mac are not all 0 */
  679. if ((sid[3] & 0xffffff) == 0)
  680. sid[3] |= 0x800000;
  681. for (i = 0; i < 4; i++) {
  682. sprintf(ethaddr, "ethernet%d", i);
  683. if (!fdt_get_alias(fdt, ethaddr))
  684. continue;
  685. if (i == 0)
  686. strcpy(ethaddr, "ethaddr");
  687. else
  688. sprintf(ethaddr, "eth%daddr", i);
  689. if (env_get(ethaddr))
  690. continue;
  691. /* Non OUI / registered MAC address */
  692. mac_addr[0] = (i << 4) | 0x02;
  693. mac_addr[1] = (sid[0] >> 0) & 0xff;
  694. mac_addr[2] = (sid[3] >> 24) & 0xff;
  695. mac_addr[3] = (sid[3] >> 16) & 0xff;
  696. mac_addr[4] = (sid[3] >> 8) & 0xff;
  697. mac_addr[5] = (sid[3] >> 0) & 0xff;
  698. eth_env_set_enetaddr(ethaddr, mac_addr);
  699. }
  700. if (!env_get("serial#")) {
  701. snprintf(serial_string, sizeof(serial_string),
  702. "%08x%08x", sid[0], sid[3]);
  703. env_set("serial#", serial_string);
  704. }
  705. }
  706. }
  707. int misc_init_r(void)
  708. {
  709. uint boot;
  710. env_set("fel_booted", NULL);
  711. env_set("fel_scriptaddr", NULL);
  712. env_set("mmc_bootdev", NULL);
  713. boot = sunxi_get_boot_device();
  714. /* determine if we are running in FEL mode */
  715. if (boot == BOOT_DEVICE_BOARD) {
  716. env_set("fel_booted", "1");
  717. parse_spl_header(SPL_ADDR);
  718. /* or if we booted from MMC, and which one */
  719. } else if (boot == BOOT_DEVICE_MMC1) {
  720. env_set("mmc_bootdev", "0");
  721. } else if (boot == BOOT_DEVICE_MMC2) {
  722. env_set("mmc_bootdev", "1");
  723. }
  724. setup_environment(gd->fdt_blob);
  725. #ifdef CONFIG_USB_ETHER
  726. usb_ether_init();
  727. #endif
  728. return 0;
  729. }
  730. int ft_board_setup(void *blob, bd_t *bd)
  731. {
  732. int __maybe_unused r;
  733. /*
  734. * Call setup_environment again in case the boot fdt has
  735. * ethernet aliases the u-boot copy does not have.
  736. */
  737. setup_environment(blob);
  738. #ifdef CONFIG_VIDEO_DT_SIMPLEFB
  739. r = sunxi_simplefb_setup(blob);
  740. if (r)
  741. return r;
  742. #endif
  743. return 0;
  744. }
  745. #ifdef CONFIG_SPL_LOAD_FIT
  746. int board_fit_config_name_match(const char *name)
  747. {
  748. struct boot_file_head *spl = get_spl_header(SPL_DT_HEADER_VERSION);
  749. const char *cmp_str = (const char *)spl;
  750. /* Check if there is a DT name stored in the SPL header and use that. */
  751. if (spl != INVALID_SPL_HEADER && spl->dt_name_offset) {
  752. cmp_str += spl->dt_name_offset;
  753. } else {
  754. #ifdef CONFIG_DEFAULT_DEVICE_TREE
  755. cmp_str = CONFIG_DEFAULT_DEVICE_TREE;
  756. #else
  757. return 0;
  758. #endif
  759. };
  760. #ifdef CONFIG_PINE64_DT_SELECTION
  761. /* Differentiate the two Pine64 board DTs by their DRAM size. */
  762. if (strstr(name, "-pine64") && strstr(cmp_str, "-pine64")) {
  763. if ((gd->ram_size > 512 * 1024 * 1024))
  764. return !strstr(name, "plus");
  765. else
  766. return !!strstr(name, "plus");
  767. } else {
  768. return strcmp(name, cmp_str);
  769. }
  770. #endif
  771. return strcmp(name, cmp_str);
  772. }
  773. #endif