clocks-common.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. *
  3. * Clock initialization for OMAP4
  4. *
  5. * (C) Copyright 2010
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Aneesh V <aneesh@ti.com>
  9. *
  10. * Based on previous work by:
  11. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. * Rajendra Nayak <rnayak@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/omap_common.h>
  34. #include <asm/gpio.h>
  35. #include <asm/arch/clocks.h>
  36. #include <asm/arch/sys_proto.h>
  37. #include <asm/utils.h>
  38. #include <asm/omap_gpio.h>
  39. #ifndef CONFIG_SPL_BUILD
  40. /*
  41. * printing to console doesn't work unless
  42. * this code is executed from SPL
  43. */
  44. #define printf(fmt, args...)
  45. #define puts(s)
  46. #endif
  47. static inline u32 __get_sys_clk_index(void)
  48. {
  49. u32 ind;
  50. /*
  51. * For ES1 the ROM code calibration of sys clock is not reliable
  52. * due to hw issue. So, use hard-coded value. If this value is not
  53. * correct for any board over-ride this function in board file
  54. * From ES2.0 onwards you will get this information from
  55. * CM_SYS_CLKSEL
  56. */
  57. if (omap_revision() == OMAP4430_ES1_0)
  58. ind = OMAP_SYS_CLK_IND_38_4_MHZ;
  59. else {
  60. /* SYS_CLKSEL - 1 to match the dpll param array indices */
  61. ind = (readl(&prcm->cm_sys_clksel) &
  62. CM_SYS_CLKSEL_SYS_CLKSEL_MASK) - 1;
  63. }
  64. return ind;
  65. }
  66. u32 get_sys_clk_index(void)
  67. __attribute__ ((weak, alias("__get_sys_clk_index")));
  68. u32 get_sys_clk_freq(void)
  69. {
  70. u8 index = get_sys_clk_index();
  71. return sys_clk_array[index];
  72. }
  73. static inline void do_bypass_dpll(u32 *const base)
  74. {
  75. struct dpll_regs *dpll_regs = (struct dpll_regs *)base;
  76. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  77. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  78. DPLL_EN_FAST_RELOCK_BYPASS <<
  79. CM_CLKMODE_DPLL_EN_SHIFT);
  80. }
  81. static inline void wait_for_bypass(u32 *const base)
  82. {
  83. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  84. if (!wait_on_value(ST_DPLL_CLK_MASK, 0, &dpll_regs->cm_idlest_dpll,
  85. LDELAY)) {
  86. printf("Bypassing DPLL failed %p\n", base);
  87. }
  88. }
  89. static inline void do_lock_dpll(u32 *const base)
  90. {
  91. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  92. clrsetbits_le32(&dpll_regs->cm_clkmode_dpll,
  93. CM_CLKMODE_DPLL_DPLL_EN_MASK,
  94. DPLL_EN_LOCK << CM_CLKMODE_DPLL_EN_SHIFT);
  95. }
  96. static inline void wait_for_lock(u32 *const base)
  97. {
  98. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  99. if (!wait_on_value(ST_DPLL_CLK_MASK, ST_DPLL_CLK_MASK,
  100. &dpll_regs->cm_idlest_dpll, LDELAY)) {
  101. printf("DPLL locking failed for %p\n", base);
  102. hang();
  103. }
  104. }
  105. static void do_setup_dpll(u32 *const base, const struct dpll_params *params,
  106. u8 lock)
  107. {
  108. u32 temp;
  109. struct dpll_regs *const dpll_regs = (struct dpll_regs *)base;
  110. bypass_dpll(base);
  111. /* Set M & N */
  112. temp = readl(&dpll_regs->cm_clksel_dpll);
  113. temp &= ~CM_CLKSEL_DPLL_M_MASK;
  114. temp |= (params->m << CM_CLKSEL_DPLL_M_SHIFT) & CM_CLKSEL_DPLL_M_MASK;
  115. temp &= ~CM_CLKSEL_DPLL_N_MASK;
  116. temp |= (params->n << CM_CLKSEL_DPLL_N_SHIFT) & CM_CLKSEL_DPLL_N_MASK;
  117. writel(temp, &dpll_regs->cm_clksel_dpll);
  118. /* Lock */
  119. if (lock)
  120. do_lock_dpll(base);
  121. setup_post_dividers(base, params);
  122. /* Wait till the DPLL locks */
  123. if (lock)
  124. wait_for_lock(base);
  125. }
  126. u32 omap_ddr_clk(void)
  127. {
  128. u32 ddr_clk, sys_clk_khz, omap_rev, divider;
  129. const struct dpll_params *core_dpll_params;
  130. omap_rev = omap_revision();
  131. sys_clk_khz = get_sys_clk_freq() / 1000;
  132. core_dpll_params = get_core_dpll_params();
  133. debug("sys_clk %d\n ", sys_clk_khz * 1000);
  134. /* Find Core DPLL locked frequency first */
  135. ddr_clk = sys_clk_khz * 2 * core_dpll_params->m /
  136. (core_dpll_params->n + 1);
  137. if (omap_rev < OMAP5430_ES1_0) {
  138. /*
  139. * DDR frequency is PHY_ROOT_CLK/2
  140. * PHY_ROOT_CLK = Fdpll/2/M2
  141. */
  142. divider = 4;
  143. } else {
  144. /*
  145. * DDR frequency is PHY_ROOT_CLK
  146. * PHY_ROOT_CLK = Fdpll/2/M2
  147. */
  148. divider = 2;
  149. }
  150. ddr_clk = ddr_clk / divider / core_dpll_params->m2;
  151. ddr_clk *= 1000; /* convert to Hz */
  152. debug("ddr_clk %d\n ", ddr_clk);
  153. return ddr_clk;
  154. }
  155. /*
  156. * Lock MPU dpll
  157. *
  158. * Resulting MPU frequencies:
  159. * 4430 ES1.0 : 600 MHz
  160. * 4430 ES2.x : 792 MHz (OPP Turbo)
  161. * 4460 : 920 MHz (OPP Turbo) - DCC disabled
  162. */
  163. void configure_mpu_dpll(void)
  164. {
  165. const struct dpll_params *params;
  166. struct dpll_regs *mpu_dpll_regs;
  167. u32 omap_rev;
  168. omap_rev = omap_revision();
  169. /*
  170. * DCC and clock divider settings for 4460.
  171. * DCC is required, if more than a certain frequency is required.
  172. * For, 4460 > 1GHZ.
  173. * 5430 > 1.4GHZ.
  174. */
  175. if ((omap_rev >= OMAP4460_ES1_0) && (omap_rev < OMAP5430_ES1_0)) {
  176. mpu_dpll_regs =
  177. (struct dpll_regs *)&prcm->cm_clkmode_dpll_mpu;
  178. bypass_dpll(&prcm->cm_clkmode_dpll_mpu);
  179. clrbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  180. MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK);
  181. setbits_le32(&prcm->cm_mpu_mpu_clkctrl,
  182. MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK);
  183. clrbits_le32(&mpu_dpll_regs->cm_clksel_dpll,
  184. CM_CLKSEL_DCC_EN_MASK);
  185. }
  186. params = get_mpu_dpll_params();
  187. do_setup_dpll(&prcm->cm_clkmode_dpll_mpu, params, DPLL_LOCK);
  188. debug("MPU DPLL locked\n");
  189. }
  190. static void setup_dplls(void)
  191. {
  192. u32 sysclk_ind, temp;
  193. const struct dpll_params *params;
  194. debug("setup_dplls\n");
  195. sysclk_ind = get_sys_clk_index();
  196. /* CORE dpll */
  197. params = get_core_dpll_params(); /* default - safest */
  198. /*
  199. * Do not lock the core DPLL now. Just set it up.
  200. * Core DPLL will be locked after setting up EMIF
  201. * using the FREQ_UPDATE method(freq_update_core())
  202. */
  203. do_setup_dpll(&prcm->cm_clkmode_dpll_core, params, DPLL_NO_LOCK);
  204. /* Set the ratios for CORE_CLK, L3_CLK, L4_CLK */
  205. temp = (CLKSEL_CORE_X2_DIV_1 << CLKSEL_CORE_SHIFT) |
  206. (CLKSEL_L3_CORE_DIV_2 << CLKSEL_L3_SHIFT) |
  207. (CLKSEL_L4_L3_DIV_2 << CLKSEL_L4_SHIFT);
  208. writel(temp, &prcm->cm_clksel_core);
  209. debug("Core DPLL configured\n");
  210. /* lock PER dpll */
  211. params = get_per_dpll_params();
  212. do_setup_dpll(&prcm->cm_clkmode_dpll_per,
  213. params, DPLL_LOCK);
  214. debug("PER DPLL locked\n");
  215. /* MPU dpll */
  216. configure_mpu_dpll();
  217. }
  218. static void setup_non_essential_dplls(void)
  219. {
  220. u32 sys_clk_khz, abe_ref_clk;
  221. u32 sysclk_ind, sd_div, num, den;
  222. const struct dpll_params *params;
  223. sysclk_ind = get_sys_clk_index();
  224. sys_clk_khz = get_sys_clk_freq() / 1000;
  225. /* IVA */
  226. clrsetbits_le32(&prcm->cm_bypclk_dpll_iva,
  227. CM_BYPCLK_DPLL_IVA_CLKSEL_MASK, DPLL_IVA_CLKSEL_CORE_X2_DIV_2);
  228. params = get_iva_dpll_params();
  229. do_setup_dpll(&prcm->cm_clkmode_dpll_iva, params, DPLL_LOCK);
  230. /*
  231. * USB:
  232. * USB dpll is J-type. Need to set DPLL_SD_DIV for jitter correction
  233. * DPLL_SD_DIV = CEILING ([DPLL_MULT/(DPLL_DIV+1)]* CLKINP / 250)
  234. * - where CLKINP is sys_clk in MHz
  235. * Use CLKINP in KHz and adjust the denominator accordingly so
  236. * that we have enough accuracy and at the same time no overflow
  237. */
  238. params = get_usb_dpll_params();
  239. num = params->m * sys_clk_khz;
  240. den = (params->n + 1) * 250 * 1000;
  241. num += den - 1;
  242. sd_div = num / den;
  243. clrsetbits_le32(&prcm->cm_clksel_dpll_usb,
  244. CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK,
  245. sd_div << CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT);
  246. /* Now setup the dpll with the regular function */
  247. do_setup_dpll(&prcm->cm_clkmode_dpll_usb, params, DPLL_LOCK);
  248. /* Configure ABE dpll */
  249. params = get_abe_dpll_params();
  250. #ifdef CONFIG_SYS_OMAP_ABE_SYSCK
  251. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK;
  252. #else
  253. abe_ref_clk = CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK;
  254. /*
  255. * We need to enable some additional options to achieve
  256. * 196.608MHz from 32768 Hz
  257. */
  258. setbits_le32(&prcm->cm_clkmode_dpll_abe,
  259. CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK|
  260. CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK|
  261. CM_CLKMODE_DPLL_LPMODE_EN_MASK|
  262. CM_CLKMODE_DPLL_REGM4XEN_MASK);
  263. /* Spend 4 REFCLK cycles at each stage */
  264. clrsetbits_le32(&prcm->cm_clkmode_dpll_abe,
  265. CM_CLKMODE_DPLL_RAMP_RATE_MASK,
  266. 1 << CM_CLKMODE_DPLL_RAMP_RATE_SHIFT);
  267. #endif
  268. /* Select the right reference clk */
  269. clrsetbits_le32(&prcm->cm_abe_pll_ref_clksel,
  270. CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK,
  271. abe_ref_clk << CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT);
  272. /* Lock the dpll */
  273. do_setup_dpll(&prcm->cm_clkmode_dpll_abe, params, DPLL_LOCK);
  274. }
  275. void do_scale_tps62361(u32 reg, u32 volt_mv)
  276. {
  277. u32 temp, step;
  278. step = volt_mv - TPS62361_BASE_VOLT_MV;
  279. step /= 10;
  280. /*
  281. * Select SET1 in TPS62361:
  282. * VSEL1 is grounded on board. So the following selects
  283. * VSEL1 = 0 and VSEL0 = 1
  284. */
  285. gpio_direction_output(TPS62361_VSEL0_GPIO, 0);
  286. gpio_set_value(TPS62361_VSEL0_GPIO, 1);
  287. temp = TPS62361_I2C_SLAVE_ADDR |
  288. (reg << PRM_VC_VAL_BYPASS_REGADDR_SHIFT) |
  289. (step << PRM_VC_VAL_BYPASS_DATA_SHIFT) |
  290. PRM_VC_VAL_BYPASS_VALID_BIT;
  291. debug("do_scale_tps62361: volt - %d step - 0x%x\n", volt_mv, step);
  292. writel(temp, &prcm->prm_vc_val_bypass);
  293. if (!wait_on_value(PRM_VC_VAL_BYPASS_VALID_BIT, 0,
  294. &prcm->prm_vc_val_bypass, LDELAY)) {
  295. puts("Scaling voltage failed for vdd_mpu from TPS\n");
  296. }
  297. }
  298. void do_scale_vcore(u32 vcore_reg, u32 volt_mv)
  299. {
  300. u32 temp, offset_code;
  301. u32 step = 12660; /* 12.66 mV represented in uV */
  302. u32 offset = volt_mv;
  303. /* convert to uV for better accuracy in the calculations */
  304. offset *= 1000;
  305. if (omap_revision() == OMAP4430_ES1_0)
  306. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV;
  307. else
  308. offset -= PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV;
  309. offset_code = (offset + step - 1) / step;
  310. /* The code starts at 1 not 0 */
  311. offset_code++;
  312. debug("do_scale_vcore: volt - %d offset_code - 0x%x\n", volt_mv,
  313. offset_code);
  314. temp = SMPS_I2C_SLAVE_ADDR |
  315. (vcore_reg << PRM_VC_VAL_BYPASS_REGADDR_SHIFT) |
  316. (offset_code << PRM_VC_VAL_BYPASS_DATA_SHIFT) |
  317. PRM_VC_VAL_BYPASS_VALID_BIT;
  318. writel(temp, &prcm->prm_vc_val_bypass);
  319. if (!wait_on_value(PRM_VC_VAL_BYPASS_VALID_BIT, 0,
  320. &prcm->prm_vc_val_bypass, LDELAY)) {
  321. printf("Scaling voltage failed for 0x%x\n", vcore_reg);
  322. }
  323. }
  324. static inline void enable_clock_domain(u32 *const clkctrl_reg, u32 enable_mode)
  325. {
  326. clrsetbits_le32(clkctrl_reg, CD_CLKCTRL_CLKTRCTRL_MASK,
  327. enable_mode << CD_CLKCTRL_CLKTRCTRL_SHIFT);
  328. debug("Enable clock domain - %p\n", clkctrl_reg);
  329. }
  330. static inline void wait_for_clk_enable(u32 *clkctrl_addr)
  331. {
  332. u32 clkctrl, idlest = MODULE_CLKCTRL_IDLEST_DISABLED;
  333. u32 bound = LDELAY;
  334. while ((idlest == MODULE_CLKCTRL_IDLEST_DISABLED) ||
  335. (idlest == MODULE_CLKCTRL_IDLEST_TRANSITIONING)) {
  336. clkctrl = readl(clkctrl_addr);
  337. idlest = (clkctrl & MODULE_CLKCTRL_IDLEST_MASK) >>
  338. MODULE_CLKCTRL_IDLEST_SHIFT;
  339. if (--bound == 0) {
  340. printf("Clock enable failed for 0x%p idlest 0x%x\n",
  341. clkctrl_addr, clkctrl);
  342. return;
  343. }
  344. }
  345. }
  346. static inline void enable_clock_module(u32 *const clkctrl_addr, u32 enable_mode,
  347. u32 wait_for_enable)
  348. {
  349. clrsetbits_le32(clkctrl_addr, MODULE_CLKCTRL_MODULEMODE_MASK,
  350. enable_mode << MODULE_CLKCTRL_MODULEMODE_SHIFT);
  351. debug("Enable clock module - %p\n", clkctrl_addr);
  352. if (wait_for_enable)
  353. wait_for_clk_enable(clkctrl_addr);
  354. }
  355. void freq_update_core(void)
  356. {
  357. u32 freq_config1 = 0;
  358. const struct dpll_params *core_dpll_params;
  359. core_dpll_params = get_core_dpll_params();
  360. /* Put EMIF clock domain in sw wakeup mode */
  361. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  362. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  363. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  364. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  365. freq_config1 = SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK |
  366. SHADOW_FREQ_CONFIG1_DLL_RESET_MASK;
  367. freq_config1 |= (DPLL_EN_LOCK << SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT) &
  368. SHADOW_FREQ_CONFIG1_DPLL_EN_MASK;
  369. freq_config1 |= (core_dpll_params->m2 <<
  370. SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT) &
  371. SHADOW_FREQ_CONFIG1_M2_DIV_MASK;
  372. writel(freq_config1, &prcm->cm_shadow_freq_config1);
  373. if (!wait_on_value(SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK, 0,
  374. &prcm->cm_shadow_freq_config1, LDELAY)) {
  375. puts("FREQ UPDATE procedure failed!!");
  376. hang();
  377. }
  378. /* Put EMIF clock domain back in hw auto mode */
  379. enable_clock_domain(&prcm->cm_memif_clkstctrl,
  380. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  381. wait_for_clk_enable(&prcm->cm_memif_emif_1_clkctrl);
  382. wait_for_clk_enable(&prcm->cm_memif_emif_2_clkctrl);
  383. }
  384. void bypass_dpll(u32 *const base)
  385. {
  386. do_bypass_dpll(base);
  387. wait_for_bypass(base);
  388. }
  389. void lock_dpll(u32 *const base)
  390. {
  391. do_lock_dpll(base);
  392. wait_for_lock(base);
  393. }
  394. void setup_clocks_for_console(void)
  395. {
  396. /* Do not add any spl_debug prints in this function */
  397. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  398. CD_CLKCTRL_CLKTRCTRL_SW_WKUP <<
  399. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  400. /* Enable all UARTs - console will be on one of them */
  401. clrsetbits_le32(&prcm->cm_l4per_uart1_clkctrl,
  402. MODULE_CLKCTRL_MODULEMODE_MASK,
  403. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  404. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  405. clrsetbits_le32(&prcm->cm_l4per_uart2_clkctrl,
  406. MODULE_CLKCTRL_MODULEMODE_MASK,
  407. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  408. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  409. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  410. MODULE_CLKCTRL_MODULEMODE_MASK,
  411. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  412. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  413. clrsetbits_le32(&prcm->cm_l4per_uart3_clkctrl,
  414. MODULE_CLKCTRL_MODULEMODE_MASK,
  415. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN <<
  416. MODULE_CLKCTRL_MODULEMODE_SHIFT);
  417. clrsetbits_le32(&prcm->cm_l4per_clkstctrl, CD_CLKCTRL_CLKTRCTRL_MASK,
  418. CD_CLKCTRL_CLKTRCTRL_HW_AUTO <<
  419. CD_CLKCTRL_CLKTRCTRL_SHIFT);
  420. }
  421. void setup_sri2c(void)
  422. {
  423. u32 sys_clk_khz, cycles_hi, cycles_low, temp;
  424. sys_clk_khz = get_sys_clk_freq() / 1000;
  425. /*
  426. * Setup the dedicated I2C controller for Voltage Control
  427. * I2C clk - high period 40% low period 60%
  428. */
  429. cycles_hi = sys_clk_khz * 4 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  430. cycles_low = sys_clk_khz * 6 / PRM_VC_I2C_CHANNEL_FREQ_KHZ / 10;
  431. /* values to be set in register - less by 5 & 7 respectively */
  432. cycles_hi -= 5;
  433. cycles_low -= 7;
  434. temp = (cycles_hi << PRM_VC_CFG_I2C_CLK_SCLH_SHIFT) |
  435. (cycles_low << PRM_VC_CFG_I2C_CLK_SCLL_SHIFT);
  436. writel(temp, &prcm->prm_vc_cfg_i2c_clk);
  437. /* Disable high speed mode and all advanced features */
  438. writel(0x0, &prcm->prm_vc_cfg_i2c_mode);
  439. }
  440. void do_enable_clocks(u32 *const *clk_domains,
  441. u32 *const *clk_modules_hw_auto,
  442. u32 *const *clk_modules_explicit_en,
  443. u8 wait_for_enable)
  444. {
  445. u32 i, max = 100;
  446. /* Put the clock domains in SW_WKUP mode */
  447. for (i = 0; (i < max) && clk_domains[i]; i++) {
  448. enable_clock_domain(clk_domains[i],
  449. CD_CLKCTRL_CLKTRCTRL_SW_WKUP);
  450. }
  451. /* Clock modules that need to be put in HW_AUTO */
  452. for (i = 0; (i < max) && clk_modules_hw_auto[i]; i++) {
  453. enable_clock_module(clk_modules_hw_auto[i],
  454. MODULE_CLKCTRL_MODULEMODE_HW_AUTO,
  455. wait_for_enable);
  456. };
  457. /* Clock modules that need to be put in SW_EXPLICIT_EN mode */
  458. for (i = 0; (i < max) && clk_modules_explicit_en[i]; i++) {
  459. enable_clock_module(clk_modules_explicit_en[i],
  460. MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN,
  461. wait_for_enable);
  462. };
  463. /* Put the clock domains in HW_AUTO mode now */
  464. for (i = 0; (i < max) && clk_domains[i]; i++) {
  465. enable_clock_domain(clk_domains[i],
  466. CD_CLKCTRL_CLKTRCTRL_HW_AUTO);
  467. }
  468. }
  469. void prcm_init(void)
  470. {
  471. switch (omap_hw_init_context()) {
  472. case OMAP_INIT_CONTEXT_SPL:
  473. case OMAP_INIT_CONTEXT_UBOOT_FROM_NOR:
  474. case OMAP_INIT_CONTEXT_UBOOT_AFTER_CH:
  475. enable_basic_clocks();
  476. scale_vcores();
  477. setup_dplls();
  478. setup_non_essential_dplls();
  479. enable_non_essential_clocks();
  480. break;
  481. default:
  482. break;
  483. }
  484. }