ot1200.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2014, Bachmann electronic GmbH
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/iomux.h>
  11. #include <malloc.h>
  12. #include <asm/arch/mx6-pins.h>
  13. #include <asm/imx-common/iomux-v3.h>
  14. #include <asm/imx-common/mxc_i2c.h>
  15. #include <asm/imx-common/boot_mode.h>
  16. #include <asm/arch/crm_regs.h>
  17. #include <mmc.h>
  18. #include <fsl_esdhc.h>
  19. #include <netdev.h>
  20. #include <i2c.h>
  21. #include <pca953x.h>
  22. #include <asm/gpio.h>
  23. #include <phy.h>
  24. DECLARE_GLOBAL_DATA_PTR;
  25. #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
  26. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  27. OUTPUT_40OHM | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  28. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  29. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  30. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  31. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
  32. PAD_CTL_HYS)
  33. #define SPI_PAD_CTRL (PAD_CTL_HYS | OUTPUT_40OHM | \
  34. PAD_CTL_SRE_FAST)
  35. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
  36. PAD_CTL_HYS | PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  37. int dram_init(void)
  38. {
  39. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  40. return 0;
  41. }
  42. static iomux_v3_cfg_t const uart1_pads[] = {
  43. MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  44. MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  45. };
  46. static void setup_iomux_uart(void)
  47. {
  48. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  49. }
  50. static iomux_v3_cfg_t const enet_pads[] = {
  51. MX6_PAD_KEY_ROW1__ENET_COL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  52. MX6_PAD_KEY_COL3__ENET_CRS | MUX_PAD_CTRL(ENET_PAD_CTRL),
  53. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  54. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  55. MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  56. MX6_PAD_GPIO_18__ENET_RX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  57. MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  58. MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  59. MX6_PAD_KEY_COL2__ENET_RX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  60. MX6_PAD_KEY_COL0__ENET_RX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  61. MX6_PAD_ENET_CRS_DV__ENET_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  62. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  63. MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  64. MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  65. MX6_PAD_KEY_ROW2__ENET_TX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  66. MX6_PAD_KEY_ROW0__ENET_TX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  67. MX6_PAD_ENET_TX_EN__ENET_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  68. };
  69. static void setup_iomux_enet(void)
  70. {
  71. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  72. }
  73. static iomux_v3_cfg_t const ecspi1_pads[] = {
  74. MX6_PAD_DISP0_DAT3__ECSPI3_SS0 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  75. MX6_PAD_DISP0_DAT4__ECSPI3_SS1 | MUX_PAD_CTRL(SPI_PAD_CTRL),
  76. MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  77. MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  78. MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  79. };
  80. static void setup_iomux_spi(void)
  81. {
  82. imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
  83. }
  84. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  85. {
  86. return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(1, 3)) : -1;
  87. }
  88. int board_early_init_f(void)
  89. {
  90. setup_iomux_uart();
  91. setup_iomux_spi();
  92. return 0;
  93. }
  94. static iomux_v3_cfg_t const usdhc3_pads[] = {
  95. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  96. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  97. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  98. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  99. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  100. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  101. MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  102. MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  103. MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  104. MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  105. MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  106. };
  107. int board_mmc_getcd(struct mmc *mmc)
  108. {
  109. return 1;
  110. }
  111. struct fsl_esdhc_cfg usdhc_cfg[] = {
  112. {USDHC3_BASE_ADDR},
  113. };
  114. int board_mmc_init(bd_t *bis)
  115. {
  116. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  117. usdhc_cfg[0].max_bus_width = 8;
  118. imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  119. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  120. }
  121. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  122. /* I2C3 - IO expander */
  123. static struct i2c_pads_info i2c_pad_info2 = {
  124. .scl = {
  125. .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
  126. .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
  127. .gp = IMX_GPIO_NR(3, 17)
  128. },
  129. .sda = {
  130. .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
  131. .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
  132. .gp = IMX_GPIO_NR(3, 18)
  133. }
  134. };
  135. static iomux_v3_cfg_t const pwm_pad[] = {
  136. MX6_PAD_SD1_CMD__PWM4_OUT | MUX_PAD_CTRL(OUTPUT_40OHM),
  137. };
  138. static void leds_on(void)
  139. {
  140. /* turn on all possible leds connected via GPIO expander */
  141. i2c_set_bus_num(2);
  142. pca953x_set_dir(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, PCA953X_DIR_OUT);
  143. pca953x_set_val(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, 0x0);
  144. }
  145. static void backlight_lcd_off(void)
  146. {
  147. unsigned gpio = IMX_GPIO_NR(2, 0);
  148. gpio_direction_output(gpio, 0);
  149. gpio = IMX_GPIO_NR(2, 3);
  150. gpio_direction_output(gpio, 0);
  151. }
  152. int board_eth_init(bd_t *bis)
  153. {
  154. uint32_t base = IMX_FEC_BASE;
  155. struct mii_dev *bus = NULL;
  156. struct phy_device *phydev = NULL;
  157. int ret;
  158. setup_iomux_enet();
  159. bus = fec_get_miibus(base, -1);
  160. if (!bus)
  161. return 0;
  162. /* scan phy 0 and 5 */
  163. phydev = phy_find_by_mask(bus, 0x21, PHY_INTERFACE_MODE_RGMII);
  164. if (!phydev) {
  165. free(bus);
  166. return 0;
  167. }
  168. /* depending on the phy address we can detect our board version */
  169. if (phydev->addr == 0)
  170. setenv("boardver", "");
  171. else
  172. setenv("boardver", "mr");
  173. printf("using phy at %d\n", phydev->addr);
  174. ret = fec_probe(bis, -1, base, bus, phydev);
  175. if (ret) {
  176. printf("FEC MXC: %s:failed\n", __func__);
  177. free(phydev);
  178. free(bus);
  179. }
  180. return 0;
  181. }
  182. int board_init(void)
  183. {
  184. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  185. backlight_lcd_off();
  186. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  187. leds_on();
  188. /* enable ecspi3 clocks */
  189. enable_cspi_clock(1, 2);
  190. return 0;
  191. }
  192. int checkboard(void)
  193. {
  194. puts("Board: "CONFIG_SYS_BOARD"\n");
  195. return 0;
  196. }
  197. #ifdef CONFIG_CMD_BMODE
  198. static const struct boot_mode board_boot_modes[] = {
  199. /* 4 bit bus width */
  200. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  201. {NULL, 0},
  202. };
  203. #endif
  204. int misc_init_r(void)
  205. {
  206. #ifdef CONFIG_CMD_BMODE
  207. add_board_boot_modes(board_boot_modes);
  208. #endif
  209. return 0;
  210. }