board.c 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <netdev.h>
  8. #include <zynqpl.h>
  9. #include <asm/arch/hardware.h>
  10. #include <asm/arch/sys_proto.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. #ifdef CONFIG_FPGA
  13. Xilinx_desc fpga;
  14. /* It can be done differently */
  15. Xilinx_desc fpga010 = XILINX_XC7Z010_DESC(0x10);
  16. Xilinx_desc fpga020 = XILINX_XC7Z020_DESC(0x20);
  17. Xilinx_desc fpga030 = XILINX_XC7Z030_DESC(0x30);
  18. Xilinx_desc fpga045 = XILINX_XC7Z045_DESC(0x45);
  19. #endif
  20. int board_init(void)
  21. {
  22. #ifdef CONFIG_FPGA
  23. u32 idcode;
  24. idcode = zynq_slcr_get_idcode();
  25. switch (idcode) {
  26. case XILINX_ZYNQ_7010:
  27. fpga = fpga010;
  28. break;
  29. case XILINX_ZYNQ_7020:
  30. fpga = fpga020;
  31. break;
  32. case XILINX_ZYNQ_7030:
  33. fpga = fpga030;
  34. break;
  35. case XILINX_ZYNQ_7045:
  36. fpga = fpga045;
  37. break;
  38. }
  39. #endif
  40. icache_enable();
  41. #ifdef CONFIG_FPGA
  42. fpga_init();
  43. fpga_add(fpga_xilinx, &fpga);
  44. #endif
  45. return 0;
  46. }
  47. #ifdef CONFIG_CMD_NET
  48. int board_eth_init(bd_t *bis)
  49. {
  50. u32 ret = 0;
  51. #ifdef CONFIG_XILINX_AXIEMAC
  52. ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
  53. XILINX_AXIDMA_BASEADDR);
  54. #endif
  55. #ifdef CONFIG_XILINX_EMACLITE
  56. u32 txpp = 0;
  57. u32 rxpp = 0;
  58. # ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
  59. txpp = 1;
  60. # endif
  61. # ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
  62. rxpp = 1;
  63. # endif
  64. ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
  65. txpp, rxpp);
  66. #endif
  67. #if defined(CONFIG_ZYNQ_GEM)
  68. # if defined(CONFIG_ZYNQ_GEM0)
  69. ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
  70. CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
  71. # endif
  72. # if defined(CONFIG_ZYNQ_GEM1)
  73. ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
  74. CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
  75. # endif
  76. #endif
  77. return ret;
  78. }
  79. #endif
  80. #ifdef CONFIG_CMD_MMC
  81. int board_mmc_init(bd_t *bd)
  82. {
  83. int ret = 0;
  84. #if defined(CONFIG_ZYNQ_SDHCI)
  85. # if defined(CONFIG_ZYNQ_SDHCI0)
  86. ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
  87. # endif
  88. # if defined(CONFIG_ZYNQ_SDHCI1)
  89. ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
  90. # endif
  91. #endif
  92. return ret;
  93. }
  94. #endif
  95. int dram_init(void)
  96. {
  97. gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
  98. zynq_ddrc_init();
  99. return 0;
  100. }