socfpga_dw_mmc.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2013 Altera Corporation <www.altera.com>
  4. */
  5. #include <common.h>
  6. #include <asm/arch/clock_manager.h>
  7. #include <asm/arch/system_manager.h>
  8. #include <dm.h>
  9. #include <dwmmc.h>
  10. #include <errno.h>
  11. #include <fdtdec.h>
  12. #include <linux/libfdt.h>
  13. #include <linux/err.h>
  14. #include <malloc.h>
  15. #include <reset.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. static const struct socfpga_clock_manager *clock_manager_base =
  18. (void *)SOCFPGA_CLKMGR_ADDRESS;
  19. static const struct socfpga_system_manager *system_manager_base =
  20. (void *)SOCFPGA_SYSMGR_ADDRESS;
  21. struct socfpga_dwmci_plat {
  22. struct mmc_config cfg;
  23. struct mmc mmc;
  24. };
  25. /* socfpga implmentation specific driver private data */
  26. struct dwmci_socfpga_priv_data {
  27. struct dwmci_host host;
  28. unsigned int drvsel;
  29. unsigned int smplsel;
  30. };
  31. static void socfpga_dwmci_reset(struct udevice *dev)
  32. {
  33. struct reset_ctl_bulk reset_bulk;
  34. int ret;
  35. ret = reset_get_bulk(dev, &reset_bulk);
  36. if (ret) {
  37. dev_warn(dev, "Can't get reset: %d\n", ret);
  38. return;
  39. }
  40. reset_deassert_bulk(&reset_bulk);
  41. }
  42. static void socfpga_dwmci_clksel(struct dwmci_host *host)
  43. {
  44. struct dwmci_socfpga_priv_data *priv = host->priv;
  45. u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
  46. ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
  47. /* Disable SDMMC clock. */
  48. clrbits_le32(&clock_manager_base->per_pll.en,
  49. CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
  50. debug("%s: drvsel %d smplsel %d\n", __func__,
  51. priv->drvsel, priv->smplsel);
  52. writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
  53. debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
  54. readl(&system_manager_base->sdmmcgrp_ctrl));
  55. /* Enable SDMMC clock */
  56. setbits_le32(&clock_manager_base->per_pll.en,
  57. CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
  58. }
  59. static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
  60. {
  61. /* FIXME: probe from DT eventually too/ */
  62. const unsigned long clk = cm_get_mmc_controller_clk_hz();
  63. struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
  64. struct dwmci_host *host = &priv->host;
  65. int fifo_depth;
  66. if (clk == 0) {
  67. printf("DWMMC: MMC clock is zero!");
  68. return -EINVAL;
  69. }
  70. fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
  71. "fifo-depth", 0);
  72. if (fifo_depth < 0) {
  73. printf("DWMMC: Can't get FIFO depth\n");
  74. return -EINVAL;
  75. }
  76. host->name = dev->name;
  77. host->ioaddr = (void *)devfdt_get_addr(dev);
  78. host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
  79. "bus-width", 4);
  80. host->clksel = socfpga_dwmci_clksel;
  81. /*
  82. * TODO(sjg@chromium.org): Remove the need for this hack.
  83. * We only have one dwmmc block on gen5 SoCFPGA.
  84. */
  85. host->dev_index = 0;
  86. /* Fixed clock divide by 4 which due to the SDMMC wrapper */
  87. host->bus_hz = clk;
  88. host->fifoth_val = MSIZE(0x2) |
  89. RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
  90. priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
  91. "drvsel", 3);
  92. priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
  93. "smplsel", 0);
  94. host->priv = priv;
  95. return 0;
  96. }
  97. static int socfpga_dwmmc_probe(struct udevice *dev)
  98. {
  99. #ifdef CONFIG_BLK
  100. struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
  101. #endif
  102. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  103. struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
  104. struct dwmci_host *host = &priv->host;
  105. socfpga_dwmci_reset(dev);
  106. #ifdef CONFIG_BLK
  107. dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
  108. host->mmc = &plat->mmc;
  109. #else
  110. int ret;
  111. ret = add_dwmci(host, host->bus_hz, 400000);
  112. if (ret)
  113. return ret;
  114. #endif
  115. host->mmc->priv = &priv->host;
  116. upriv->mmc = host->mmc;
  117. host->mmc->dev = dev;
  118. return dwmci_probe(dev);
  119. }
  120. static int socfpga_dwmmc_bind(struct udevice *dev)
  121. {
  122. #ifdef CONFIG_BLK
  123. struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
  124. int ret;
  125. ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
  126. if (ret)
  127. return ret;
  128. #endif
  129. return 0;
  130. }
  131. static const struct udevice_id socfpga_dwmmc_ids[] = {
  132. { .compatible = "altr,socfpga-dw-mshc" },
  133. { }
  134. };
  135. U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
  136. .name = "socfpga_dwmmc",
  137. .id = UCLASS_MMC,
  138. .of_match = socfpga_dwmmc_ids,
  139. .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
  140. .ops = &dm_dwmci_ops,
  141. .bind = socfpga_dwmmc_bind,
  142. .probe = socfpga_dwmmc_probe,
  143. .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
  144. .platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
  145. };