Adder.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright (C) 2004 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * Support for Analogue&Micro Adder boards family.
  6. * Tested on AdderII and Adder87x.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
  29. #define CONFIG_MPC875
  30. #endif
  31. #define CONFIG_ADDER /* Analogue&Micro Adder board */
  32. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  33. #define CONFIG_BAUDRATE 38400
  34. #define CONFIG_FEC_ENET /* Ethernet is on FEC */
  35. #ifdef CONFIG_FEC_ENET
  36. #define CFG_DISCOVER_PHY
  37. #define FEC_ENET
  38. #endif /* CONFIG_FEC_ENET */
  39. #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
  40. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  41. | CFG_CMD_DHCP \
  42. | CFG_CMD_IMMAP \
  43. | CFG_CMD_MII \
  44. | CFG_CMD_PING \
  45. )
  46. /* This must be included AFTER the definition of CONFIG_COMMANDS */
  47. #include <cmd_confdefs.h>
  48. #define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
  49. #define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
  50. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw"
  51. #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
  52. #undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
  53. /*-----------------------------------------------------------------------
  54. * Miscellaneous configurable options
  55. */
  56. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  57. #define CFG_HUSH_PARSER
  58. #define CFG_PROMPT_HUSH_PS2 "> "
  59. #define CFG_LONGHELP /* #undef to save memory */
  60. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  61. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
  62. #define CFG_MAXARGS 16 /* Max number of command args */
  63. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  64. #define CFG_LOAD_ADDR 0x100000 /* Default load address */
  65. #define CFG_HZ 1000 /* Decrementer freq: 1 ms ticks */
  66. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  67. /*-----------------------------------------------------------------------
  68. * RAM configuration (note that CFG_SDRAM_BASE must be zero)
  69. */
  70. #define CFG_SDRAM_BASE 0x00000000
  71. #define CFG_SDRAM_SIZE 0x00800000 /* 8 Mbyte */
  72. #define CFG_OR1_PRELIM (0xFF800000 | OR_CSNT_SAM | OR_ACS_DIV2)
  73. #define CFG_BR1_PRELIM (CFG_SDRAM_BASE | BR_PS_32 | BR_MS_UPMA | BR_V)
  74. #define CFG_MAMR 0x00802114
  75. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  76. #define CFG_MEMTEST_END 0x00700000 /* 1 ... 7 MB in SDRAM */
  77. #define CFG_RESET_ADDRESS 0x09900000
  78. /*-----------------------------------------------------------------------
  79. * For booting Linux, the board info and command line data
  80. * have to be in the first 8 MB of memory, since this is
  81. * the maximum mapped by the Linux kernel during initialization.
  82. */
  83. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  84. #define CFG_MONITOR_BASE TEXT_BASE
  85. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 KB for Monitor */
  86. #ifdef CONFIG_BZIP2
  87. #define CFG_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
  88. #else
  89. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  90. #endif /* CONFIG_BZIP2 */
  91. /*-----------------------------------------------------------------------
  92. * Flash organisation
  93. */
  94. #define CFG_FLASH_BASE 0xFE000000
  95. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  96. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  97. #define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
  98. #define CFG_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
  99. /* Environment is in flash */
  100. #define CFG_ENV_IS_IN_FLASH
  101. #define CFG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
  102. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
  103. #define CFG_OR0_PRELIM 0xFF000774
  104. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
  105. /*-----------------------------------------------------------------------
  106. * Internal Memory Map Register
  107. */
  108. #define CFG_IMMR 0xFF000000
  109. /*-----------------------------------------------------------------------
  110. * Definitions for initial stack pointer and data area (in DPRAM)
  111. */
  112. #define CFG_INIT_RAM_ADDR CFG_IMMR
  113. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  114. #define CFG_GBL_DATA_SIZE 128 /* Size in bytes reserved for initial data */
  115. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  116. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  117. /*-----------------------------------------------------------------------
  118. * Configuration registers
  119. */
  120. #ifdef CONFIG_WATCHDOG
  121. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
  122. SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
  123. SYPCR_SWP)
  124. #else
  125. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
  126. SYPCR_SWF | SYPCR_SWP)
  127. #endif /* CONFIG_WATCHDOG */
  128. #define CFG_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
  129. /* TBSCR - Time Base Status and Control Register */
  130. #define CFG_TBSCR (TBSCR_TBF | TBSCR_TBE)
  131. /* PISCR - Periodic Interrupt Status and Control */
  132. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  133. /* PLPRCR - PLL, Low-Power, and Reset Control Register */
  134. /* #define CFG_PLPRCR PLPRCR_TEXPS */
  135. /* SCCR - System Clock and reset Control Register */
  136. #define SCCR_MASK SCCR_EBDF11
  137. #define CFG_SCCR SCCR_RTSEL
  138. #define CFG_DER 0
  139. /*-----------------------------------------------------------------------
  140. * Cache Configuration
  141. */
  142. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx chips */
  143. /*-----------------------------------------------------------------------
  144. * Internal Definitions
  145. *
  146. * Boot Flags
  147. */
  148. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from flash */
  149. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  150. #endif /* __CONFIG_H */