ve8313.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006-2007
  3. *
  4. * Author: Scott Wood <scottwood@freescale.com>
  5. *
  6. * (C) Copyright 2010
  7. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <libfdt.h>
  13. #include <pci.h>
  14. #include <mpc83xx.h>
  15. #include <ns16550.h>
  16. #include <nand.h>
  17. #include <asm/bitops.h>
  18. #include <asm/io.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. extern void disable_addr_trans (void);
  21. extern void enable_addr_trans (void);
  22. int checkboard(void)
  23. {
  24. puts("Board: ve8313\n");
  25. return 0;
  26. }
  27. static long fixed_sdram(void)
  28. {
  29. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  30. #ifndef CONFIG_SYS_RAMBOOT
  31. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  32. u32 msize_log2 = __ilog2(msize);
  33. out_be32(&im->sysconf.ddrlaw[0].bar,
  34. (CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000));
  35. out_be32(&im->sysconf.ddrlaw[0].ar, (LBLAWAR_EN | (msize_log2 - 1)));
  36. out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
  37. /*
  38. * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
  39. * or the DDR2 controller may fail to initialize correctly.
  40. */
  41. __udelay(50000);
  42. #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
  43. #warning Chip select bounds is only configurable in 16MB increments
  44. #endif
  45. out_be32(&im->ddr.csbnds[0].csbnds,
  46. ((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
  47. (((CONFIG_SYS_DDR_SDRAM_BASE + msize - 1) >> CSBNDS_EA_SHIFT) &
  48. CSBNDS_EA));
  49. out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
  50. /* Currently we use only one CS, so disable the other bank. */
  51. out_be32(&im->ddr.cs_config[1], 0);
  52. out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
  53. out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  54. out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  55. out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  56. out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  57. out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_SDRAM_CFG);
  58. out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_SDRAM_CFG2);
  59. out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
  60. out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE_2);
  61. out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
  62. sync();
  63. /* enable DDR controller */
  64. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  65. /* now check the real size */
  66. disable_addr_trans ();
  67. msize = get_ram_size (CONFIG_SYS_DDR_BASE, msize);
  68. enable_addr_trans ();
  69. #endif
  70. return msize;
  71. }
  72. int dram_init(void)
  73. {
  74. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  75. volatile fsl_lbc_t *lbc = &im->im_lbc;
  76. u32 msize;
  77. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  78. return -1;
  79. /* DDR SDRAM - Main SODIMM */
  80. msize = fixed_sdram();
  81. /* Local Bus setup lbcr and mrtpr */
  82. out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
  83. out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
  84. sync();
  85. /* return total bus SDRAM size(bytes) -- DDR */
  86. gd->ram_size = msize;
  87. return 0;
  88. }
  89. #define VE8313_WDT_EN 0x00020000
  90. #define VE8313_WDT_TRIG 0x00040000
  91. int board_early_init_f (void)
  92. {
  93. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  94. volatile gpio83xx_t *gpio = (volatile gpio83xx_t *)im->gpio;
  95. #if defined(CONFIG_HW_WATCHDOG)
  96. /* enable WDT */
  97. clrbits_be32(&gpio->dat, VE8313_WDT_EN | VE8313_WDT_TRIG);
  98. #else
  99. /* disable WDT */
  100. setbits_be32(&gpio->dat, VE8313_WDT_EN | VE8313_WDT_TRIG);
  101. #endif
  102. /* set WDT pins as output */
  103. setbits_be32(&gpio->dir, VE8313_WDT_EN | VE8313_WDT_TRIG);
  104. return 0;
  105. }
  106. #if defined(CONFIG_HW_WATCHDOG)
  107. void hw_watchdog_reset(void)
  108. {
  109. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  110. volatile gpio83xx_t *gpio = (volatile gpio83xx_t *)im->gpio;
  111. unsigned long reg;
  112. reg = in_be32(&gpio->dat);
  113. if (reg & VE8313_WDT_TRIG)
  114. clrbits_be32(&gpio->dat, VE8313_WDT_TRIG);
  115. else
  116. setbits_be32(&gpio->dat, VE8313_WDT_TRIG);
  117. }
  118. #endif
  119. #if defined(CONFIG_PCI)
  120. static struct pci_region pci_regions[] = {
  121. {
  122. bus_start: CONFIG_SYS_PCI1_MEM_BASE,
  123. phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
  124. size: CONFIG_SYS_PCI1_MEM_SIZE,
  125. flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
  126. },
  127. {
  128. bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
  129. phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
  130. size: CONFIG_SYS_PCI1_MMIO_SIZE,
  131. flags: PCI_REGION_MEM
  132. },
  133. {
  134. bus_start: CONFIG_SYS_PCI1_IO_BASE,
  135. phys_start: CONFIG_SYS_PCI1_IO_PHYS,
  136. size: CONFIG_SYS_PCI1_IO_SIZE,
  137. flags: PCI_REGION_IO
  138. }
  139. };
  140. void pci_init_board(void)
  141. {
  142. volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
  143. volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
  144. volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
  145. struct pci_region *reg[] = { pci_regions };
  146. /* Enable all 3 PCI_CLK_OUTPUTs. */
  147. setbits_be32(&clk->occr, 0xe0000000);
  148. /*
  149. * Configure PCI Local Access Windows
  150. */
  151. out_be32(&pci_law[0].bar, CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR);
  152. out_be32(&pci_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
  153. out_be32(&pci_law[1].bar, CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR);
  154. out_be32(&pci_law[1].ar, LBLAWAR_EN | LBLAWAR_1MB);
  155. mpc83xx_pci_init(1, reg);
  156. }
  157. #endif
  158. #if defined(CONFIG_OF_BOARD_SETUP)
  159. int ft_board_setup(void *blob, bd_t *bd)
  160. {
  161. ft_cpu_setup(blob, bd);
  162. #ifdef CONFIG_PCI
  163. ft_pci_setup(blob, bd);
  164. #endif
  165. return 0;
  166. }
  167. #endif