lowlevel_init.S 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * Copyright (C) 2011, 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  3. * Copyright (C) 2011, 2012 Renesas Solutions Corp.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <config.h>
  8. #include <asm/processor.h>
  9. #include <asm/macro.h>
  10. #include <asm/processor.h>
  11. .global lowlevel_init
  12. .text
  13. .align 2
  14. lowlevel_init:
  15. /* WDT */
  16. write32 WDTCSR_A, WDTCSR_D
  17. /* MMU */
  18. write32 MMUCR_A, MMUCR_D
  19. write32 FRQCR2_A, FRQCR2_D
  20. write32 FRQCR0_A, FRQCR0_D
  21. write32 CS0CTRL_A, CS0CTRL_D
  22. write32 CS1CTRL_A, CS1CTRL_D
  23. write32 CS0CTRL2_A, CS0CTRL2_D
  24. write32 CSPWCR0_A, CSPWCR0_D
  25. write32 CSPWCR1_A, CSPWCR1_D
  26. write32 CS1GDST_A, CS1GDST_D
  27. # clock mode check
  28. mov.l MODEMR, r1
  29. mov.l @r1, r0
  30. and #6, r0 /* Check 1 and 2 bit.*/
  31. cmp/eq #2, r0 /* 0x02 is 533Mhz mode */
  32. bt init_lbsc_533
  33. init_lbsc_400:
  34. write32 CSWCR0_A, CSWCR0_D_400
  35. write32 CSWCR1_A, CSWCR1_D
  36. bra init_dbsc3_400_pad
  37. nop
  38. .align 2
  39. MODEMR: .long 0xFFCC0020
  40. WDTCSR_A: .long 0xFFCC0004
  41. WDTCSR_D: .long 0xA5000000
  42. MMUCR_A: .long 0xFF000010
  43. MMUCR_D: .long 0x00000004
  44. FRQCR2_A: .long 0xFFC80008
  45. FRQCR2_D: .long 0x00000000
  46. FRQCR0_A: .long 0xFFC80000
  47. FRQCR0_D: .long 0xCF000001
  48. CS0CTRL_A: .long 0xFF800200
  49. CS0CTRL_D: .long 0x00000020
  50. CS1CTRL_A: .long 0xFF800204
  51. CS1CTRL_D: .long 0x00000020
  52. CS0CTRL2_A: .long 0xFF800220
  53. CS0CTRL2_D: .long 0x00004000
  54. CSPWCR0_A: .long 0xFF800280
  55. CSPWCR0_D: .long 0x00000000
  56. CSPWCR1_A: .long 0xFF800284
  57. CSPWCR1_D: .long 0x00000000
  58. CS1GDST_A: .long 0xFF8002C0
  59. CS1GDST_D: .long 0x00000011
  60. init_lbsc_533:
  61. write32 CSWCR0_A, CSWCR0_D_533
  62. write32 CSWCR1_A, CSWCR1_D
  63. bra init_dbsc3_533_pad
  64. nop
  65. .align 2
  66. CSWCR0_A: .long 0xFF800230
  67. CSWCR0_D_533: .long 0x01120104
  68. CSWCR0_D_400: .long 0x02120114
  69. CSWCR1_A: .long 0xFF800234
  70. CSWCR1_D: .long 0x077F077F
  71. init_dbsc3_400_pad:
  72. write32 DBPDCNT3_A, DBPDCNT3_D
  73. wait_timer WAIT_200US_400
  74. write32 DBPDCNT0_A, DBPDCNT0_D_400
  75. write32 DBPDCNT3_A, DBPDCNT3_D0
  76. write32 DBPDCNT1_A, DBPDCNT1_D
  77. write32 DBPDCNT3_A, DBPDCNT3_D1
  78. wait_timer WAIT_32MCLK
  79. write32 DBPDCNT3_A, DBPDCNT3_D2
  80. wait_timer WAIT_100US_400
  81. write32 DBPDCNT3_A, DBPDCNT3_D3
  82. wait_timer WAIT_16MCLK
  83. write32 DBPDCNT3_A, DBPDCNT3_D4
  84. wait_timer WAIT_200US_400
  85. write32 DBPDCNT3_A, DBPDCNT3_D5
  86. wait_timer WAIT_1MCLK
  87. write32 DBPDCNT3_A, DBPDCNT3_D6
  88. wait_timer WAIT_10KMCLK
  89. bra init_dbsc3_ctrl_400
  90. nop
  91. .align 2
  92. init_dbsc3_533_pad:
  93. write32 DBPDCNT3_A, DBPDCNT3_D
  94. wait_timer WAIT_200US_533
  95. write32 DBPDCNT0_A, DBPDCNT0_D_533
  96. write32 DBPDCNT3_A, DBPDCNT3_D0
  97. write32 DBPDCNT1_A, DBPDCNT1_D
  98. write32 DBPDCNT3_A, DBPDCNT3_D1
  99. wait_timer WAIT_32MCLK
  100. write32 DBPDCNT3_A, DBPDCNT3_D2
  101. wait_timer WAIT_100US_533
  102. write32 DBPDCNT3_A, DBPDCNT3_D3
  103. wait_timer WAIT_16MCLK
  104. write32 DBPDCNT3_A, DBPDCNT3_D4
  105. wait_timer WAIT_200US_533
  106. write32 DBPDCNT3_A, DBPDCNT3_D5
  107. wait_timer WAIT_1MCLK
  108. write32 DBPDCNT3_A, DBPDCNT3_D6
  109. wait_timer WAIT_10KMCLK
  110. bra init_dbsc3_ctrl_533
  111. nop
  112. .align 2
  113. WAIT_200US_400: .long 40000
  114. WAIT_200US_533: .long 53300
  115. WAIT_100US_400: .long 20000
  116. WAIT_100US_533: .long 26650
  117. WAIT_32MCLK: .long 32
  118. WAIT_16MCLK: .long 16
  119. WAIT_1MCLK: .long 1
  120. WAIT_10KMCLK: .long 10000
  121. DBPDCNT0_A: .long 0xFE800200
  122. DBPDCNT0_D_533: .long 0x00010245
  123. DBPDCNT0_D_400: .long 0x00010235
  124. DBPDCNT1_A: .long 0xFE800204
  125. DBPDCNT1_D: .long 0x00000014
  126. DBPDCNT3_A: .long 0xFE80020C
  127. DBPDCNT3_D: .long 0x80000000
  128. DBPDCNT3_D0: .long 0x800F0000
  129. DBPDCNT3_D1: .long 0x800F1000
  130. DBPDCNT3_D2: .long 0x820F1000
  131. DBPDCNT3_D3: .long 0x860F1000
  132. DBPDCNT3_D4: .long 0x870F1000
  133. DBPDCNT3_D5: .long 0x870F3000
  134. DBPDCNT3_D6: .long 0x870F7000
  135. init_dbsc3_ctrl_400:
  136. write32 DBKIND_A, DBKIND_D
  137. write32 DBCONF_A, DBCONF_D
  138. write32 DBTR0_A, DBTR0_D_400
  139. write32 DBTR1_A, DBTR1_D_400
  140. write32 DBTR2_A, DBTR2_D
  141. write32 DBTR3_A, DBTR3_D_400
  142. write32 DBTR4_A, DBTR4_D_400
  143. write32 DBTR5_A, DBTR5_D_400
  144. write32 DBTR6_A, DBTR6_D_400
  145. write32 DBTR7_A, DBTR7_D
  146. write32 DBTR8_A, DBTR8_D_400
  147. write32 DBTR9_A, DBTR9_D
  148. write32 DBTR10_A, DBTR10_D_400
  149. write32 DBTR11_A, DBTR11_D
  150. write32 DBTR12_A, DBTR12_D_400
  151. write32 DBTR13_A, DBTR13_D_400
  152. write32 DBTR14_A, DBTR14_D
  153. write32 DBTR15_A, DBTR15_D
  154. write32 DBTR16_A, DBTR16_D_400
  155. write32 DBTR17_A, DBTR17_D_400
  156. write32 DBTR18_A, DBTR18_D_400
  157. write32 DBBL_A, DBBL_D
  158. write32 DBRNK0_A, DBRNK0_D
  159. write32 DBCMD_A, DBCMD_D0_400
  160. write32 DBCMD_A, DBCMD_D1
  161. write32 DBCMD_A, DBCMD_D2
  162. write32 DBCMD_A, DBCMD_D3
  163. write32 DBCMD_A, DBCMD_D4
  164. write32 DBCMD_A, DBCMD_D5_400
  165. write32 DBCMD_A, DBCMD_D6
  166. write32 DBCMD_A, DBCMD_D7
  167. write32 DBCMD_A, DBCMD_D8
  168. write32 DBCMD_A, DBCMD_D9_400
  169. write32 DBCMD_A, DBCMD_D10
  170. write32 DBCMD_A, DBCMD_D11
  171. write32 DBCMD_A, DBCMD_D12
  172. write32 DBRFCNF0_A, DBRFCNF0_D
  173. write32 DBRFCNF1_A, DBRFCNF1_D_400
  174. write32 DBRFCNF2_A, DBRFCNF2_D
  175. write32 DBRFEN_A, DBRFEN_D
  176. write32 DBACEN_A, DBACEN_D
  177. write32 DBACEN_A, DBACEN_D
  178. /* Dummy read */
  179. mov.l DBWAIT_A, r1
  180. synco
  181. mov.l @r1, r0
  182. synco
  183. /* Dummy read */
  184. mov.l SDRAM_A, r1
  185. synco
  186. mov.l @r1, r0
  187. synco
  188. /* need sleep 186A0 */
  189. bra finish_init_sh7734
  190. nop
  191. .align 2
  192. init_dbsc3_ctrl_533:
  193. write32 DBKIND_A, DBKIND_D
  194. write32 DBCONF_A, DBCONF_D
  195. write32 DBTR0_A, DBTR0_D_533
  196. write32 DBTR1_A, DBTR1_D_533
  197. write32 DBTR2_A, DBTR2_D
  198. write32 DBTR3_A, DBTR3_D_533
  199. write32 DBTR4_A, DBTR4_D_533
  200. write32 DBTR5_A, DBTR5_D_533
  201. write32 DBTR6_A, DBTR6_D_533
  202. write32 DBTR7_A, DBTR7_D
  203. write32 DBTR8_A, DBTR8_D_533
  204. write32 DBTR9_A, DBTR9_D
  205. write32 DBTR10_A, DBTR10_D_533
  206. write32 DBTR11_A, DBTR11_D
  207. write32 DBTR12_A, DBTR12_D_533
  208. write32 DBTR13_A, DBTR13_D_533
  209. write32 DBTR14_A, DBTR14_D
  210. write32 DBTR15_A, DBTR15_D
  211. write32 DBTR16_A, DBTR16_D_533
  212. write32 DBTR17_A, DBTR17_D_533
  213. write32 DBTR18_A, DBTR18_D_533
  214. write32 DBBL_A, DBBL_D
  215. write32 DBRNK0_A, DBRNK0_D
  216. write32 DBCMD_A, DBCMD_D0_533
  217. write32 DBCMD_A, DBCMD_D1
  218. write32 DBCMD_A, DBCMD_D2
  219. write32 DBCMD_A, DBCMD_D3
  220. write32 DBCMD_A, DBCMD_D4
  221. write32 DBCMD_A, DBCMD_D5_533
  222. write32 DBCMD_A, DBCMD_D6
  223. write32 DBCMD_A, DBCMD_D7
  224. write32 DBCMD_A, DBCMD_D8
  225. write32 DBCMD_A, DBCMD_D9_533
  226. write32 DBCMD_A, DBCMD_D10
  227. write32 DBCMD_A, DBCMD_D11
  228. write32 DBCMD_A, DBCMD_D12
  229. write32 DBRFCNF0_A, DBRFCNF0_D
  230. write32 DBRFCNF1_A, DBRFCNF1_D_533
  231. write32 DBRFCNF2_A, DBRFCNF2_D
  232. write32 DBRFEN_A, DBRFEN_D
  233. write32 DBACEN_A, DBACEN_D
  234. write32 DBACEN_A, DBACEN_D
  235. /* Dummy read */
  236. mov.l DBWAIT_A, r1
  237. synco
  238. mov.l @r1, r0
  239. synco
  240. /* Dummy read */
  241. mov.l SDRAM_A, r1
  242. synco
  243. mov.l @r1, r0
  244. synco
  245. /* need sleep 186A0 */
  246. bra finish_init_sh7734
  247. nop
  248. .align 2
  249. DBKIND_A: .long 0xFE800020
  250. DBKIND_D: .long 0x00000005
  251. DBCONF_A: .long 0xFE800024
  252. DBCONF_D: .long 0x0D020A01
  253. DBTR0_A: .long 0xFE800040
  254. DBTR0_D_533:.long 0x00000004
  255. DBTR0_D_400:.long 0x00000003
  256. DBTR1_A: .long 0xFE800044
  257. DBTR1_D_533:.long 0x00000003
  258. DBTR1_D_400:.long 0x00000002
  259. DBTR2_A: .long 0xFE800048
  260. DBTR2_D: .long 0x00000000
  261. DBTR3_A: .long 0xFE800050
  262. DBTR3_D_533:.long 0x00000004
  263. DBTR3_D_400:.long 0x00000003
  264. DBTR4_A: .long 0xFE800054
  265. DBTR4_D_533:.long 0x00050004
  266. DBTR4_D_400:.long 0x00050003
  267. DBTR5_A: .long 0xFE800058
  268. DBTR5_D_533:.long 0x0000000F
  269. DBTR5_D_400:.long 0x0000000B
  270. DBTR6_A: .long 0xFE80005C
  271. DBTR6_D_533:.long 0x0000000B
  272. DBTR6_D_400:.long 0x00000008
  273. DBTR7_A: .long 0xFE800060
  274. DBTR7_D: .long 0x00000002
  275. DBTR8_A: .long 0xFE800064
  276. DBTR8_D_533:.long 0x0000000D
  277. DBTR8_D_400:.long 0x0000000A
  278. DBTR9_A: .long 0xFE800068
  279. DBTR9_D: .long 0x00000002
  280. DBTR10_A: .long 0xFE80006C
  281. DBTR10_D_533:.long 0x00000004
  282. DBTR10_D_400:.long 0x00000003
  283. DBTR11_A: .long 0xFE800070
  284. DBTR11_D: .long 0x00000008
  285. DBTR12_A: .long 0xFE800074
  286. DBTR12_D_533:.long 0x00000009
  287. DBTR12_D_400:.long 0x00000008
  288. DBTR13_A: .long 0xFE800078
  289. DBTR13_D_533:.long 0x00000022
  290. DBTR13_D_400:.long 0x0000001A
  291. DBTR14_A: .long 0xFE80007C
  292. DBTR14_D: .long 0x00070002
  293. DBTR15_A: .long 0xFE800080
  294. DBTR15_D: .long 0x00000003
  295. DBTR16_A: .long 0xFE800084
  296. DBTR16_D_533:.long 0x120A1001
  297. DBTR16_D_400:.long 0x12091001
  298. DBTR17_A: .long 0xFE800088
  299. DBTR17_D_533:.long 0x00040000
  300. DBTR17_D_400:.long 0x00030000
  301. DBTR18_A: .long 0xFE80008C
  302. DBTR18_D_533:.long 0x02010200
  303. DBTR18_D_400:.long 0x02000207
  304. DBBL_A: .long 0xFE8000B0
  305. DBBL_D: .long 0x00000000
  306. DBRNK0_A: .long 0xFE800100
  307. DBRNK0_D: .long 0x00000001
  308. DBCMD_A: .long 0xFE800018
  309. DBCMD_D0_533: .long 0x1100006B
  310. DBCMD_D0_400: .long 0x11000050
  311. DBCMD_D1: .long 0x0B000000
  312. DBCMD_D2: .long 0x2A004000
  313. DBCMD_D3: .long 0x2B006000
  314. DBCMD_D4: .long 0x29002044
  315. DBCMD_D5_533: .long 0x28000743
  316. DBCMD_D5_400: .long 0x28000533
  317. DBCMD_D6: .long 0x0B000000
  318. DBCMD_D7: .long 0x0C000000
  319. DBCMD_D8: .long 0x0C000000
  320. DBCMD_D9_533: .long 0x28000643
  321. DBCMD_D9_400: .long 0x28000433
  322. DBCMD_D10: .long 0x000000C8
  323. DBCMD_D11: .long 0x290023C4
  324. DBCMD_D12: .long 0x29002004
  325. DBRFCNF0_A: .long 0xFE8000E0
  326. DBRFCNF0_D: .long 0x000001FF
  327. DBRFCNF1_A: .long 0xFE8000E4
  328. DBRFCNF1_D_533: .long 0x00000805
  329. DBRFCNF1_D_400: .long 0x00000618
  330. DBRFCNF2_A: .long 0xFE8000E8
  331. DBRFCNF2_D: .long 0x00000000
  332. DBRFEN_A: .long 0xFE800014
  333. DBRFEN_D: .long 0x00000001
  334. DBACEN_A: .long 0xFE800010
  335. DBACEN_D: .long 0x00000001
  336. DBWAIT_A: .long 0xFE80001C
  337. SDRAM_A: .long 0x0C000000
  338. finish_init_sh7734:
  339. write32 CCR_A, CCR_D
  340. stc sr, r0
  341. mov.l SR_MASK_D, r1
  342. and r1, r0
  343. ldc r0, sr
  344. rts
  345. nop
  346. .align 2
  347. CCR_A: .long 0xFF00001C
  348. CCR_D: .long 0x0000090B
  349. SR_MASK_D: .long 0xEFFFFF0F