ftgmac100.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Faraday FTGMAC100 Ethernet
  3. *
  4. * (C) Copyright 2009 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * (C) Copyright 2010 Andes Technology
  8. * Macpaul Lin <macpaul@andestech.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <asm/io.h>
  29. #include <asm/dma-mapping.h>
  30. #include <linux/mii.h>
  31. #include "ftgmac100.h"
  32. #define ETH_ZLEN 60
  33. #define CFG_XBUF_SIZE 1536
  34. /* RBSR - hw default init value is also 0x640 */
  35. #define RBSR_DEFAULT_VALUE 0x640
  36. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  37. #define PKTBUFSTX 4 /* must be power of 2 */
  38. struct ftgmac100_data {
  39. ulong txdes_dma;
  40. struct ftgmac100_txdes *txdes;
  41. ulong rxdes_dma;
  42. struct ftgmac100_rxdes *rxdes;
  43. int tx_index;
  44. int rx_index;
  45. int phy_addr;
  46. };
  47. /*
  48. * struct mii_bus functions
  49. */
  50. static int ftgmac100_mdiobus_read(struct eth_device *dev, int phy_addr,
  51. int regnum)
  52. {
  53. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  54. int phycr;
  55. int i;
  56. phycr = readl(&ftgmac100->phycr);
  57. /* preserve MDC cycle threshold */
  58. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  59. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  60. | FTGMAC100_PHYCR_REGAD(regnum)
  61. | FTGMAC100_PHYCR_MIIRD;
  62. writel(phycr, &ftgmac100->phycr);
  63. for (i = 0; i < 10; i++) {
  64. phycr = readl(&ftgmac100->phycr);
  65. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  66. int data;
  67. data = readl(&ftgmac100->phydata);
  68. return FTGMAC100_PHYDATA_MIIRDATA(data);
  69. }
  70. mdelay(10);
  71. }
  72. debug("mdio read timed out\n");
  73. return -1;
  74. }
  75. static int ftgmac100_mdiobus_write(struct eth_device *dev, int phy_addr,
  76. int regnum, u16 value)
  77. {
  78. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  79. int phycr;
  80. int data;
  81. int i;
  82. phycr = readl(&ftgmac100->phycr);
  83. /* preserve MDC cycle threshold */
  84. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  85. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr)
  86. | FTGMAC100_PHYCR_REGAD(regnum)
  87. | FTGMAC100_PHYCR_MIIWR;
  88. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  89. writel(data, &ftgmac100->phydata);
  90. writel(phycr, &ftgmac100->phycr);
  91. for (i = 0; i < 10; i++) {
  92. phycr = readl(&ftgmac100->phycr);
  93. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0) {
  94. debug("(phycr & FTGMAC100_PHYCR_MIIWR) == 0: " \
  95. "phy_addr: %x\n", phy_addr);
  96. return 0;
  97. }
  98. mdelay(1);
  99. }
  100. debug("mdio write timed out\n");
  101. return -1;
  102. }
  103. int ftgmac100_phy_read(struct eth_device *dev, int addr, int reg, u16 *value)
  104. {
  105. *value = ftgmac100_mdiobus_read(dev , addr, reg);
  106. if (*value == -1)
  107. return -1;
  108. return 0;
  109. }
  110. int ftgmac100_phy_write(struct eth_device *dev, int addr, int reg, u16 value)
  111. {
  112. if (ftgmac100_mdiobus_write(dev, addr, reg, value) == -1)
  113. return -1;
  114. return 0;
  115. }
  116. static int ftgmac100_phy_reset(struct eth_device *dev)
  117. {
  118. struct ftgmac100_data *priv = dev->priv;
  119. int i;
  120. u16 status, adv;
  121. adv = ADVERTISE_CSMA | ADVERTISE_ALL;
  122. ftgmac100_phy_write(dev, priv->phy_addr, MII_ADVERTISE, adv);
  123. printf("%s: Starting autonegotiation...\n", dev->name);
  124. ftgmac100_phy_write(dev, priv->phy_addr,
  125. MII_BMCR, (BMCR_ANENABLE | BMCR_ANRESTART));
  126. for (i = 0; i < 100000 / 100; i++) {
  127. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  128. if (status & BMSR_ANEGCOMPLETE)
  129. break;
  130. mdelay(1);
  131. }
  132. if (status & BMSR_ANEGCOMPLETE) {
  133. printf("%s: Autonegotiation complete\n", dev->name);
  134. } else {
  135. printf("%s: Autonegotiation timed out (status=0x%04x)\n",
  136. dev->name, status);
  137. return 0;
  138. }
  139. return 1;
  140. }
  141. static int ftgmac100_phy_init(struct eth_device *dev)
  142. {
  143. struct ftgmac100_data *priv = dev->priv;
  144. int phy_addr;
  145. u16 phy_id, status, adv, lpa, stat_ge;
  146. int media, speed, duplex;
  147. int i;
  148. /* Check if the PHY is up to snuff... */
  149. for (phy_addr = 0; phy_addr < CONFIG_PHY_MAX_ADDR; phy_addr++) {
  150. ftgmac100_phy_read(dev, phy_addr, MII_PHYSID1, &phy_id);
  151. /*
  152. * When it is unable to found PHY,
  153. * the interface usually return 0xffff or 0x0000
  154. */
  155. if (phy_id != 0xffff && phy_id != 0x0) {
  156. printf("%s: found PHY at 0x%02x\n",
  157. dev->name, phy_addr);
  158. priv->phy_addr = phy_addr;
  159. break;
  160. }
  161. }
  162. if (phy_id == 0xffff || phy_id == 0x0) {
  163. printf("%s: no PHY present\n", dev->name);
  164. return 0;
  165. }
  166. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &status);
  167. if (!(status & BMSR_LSTATUS)) {
  168. /* Try to re-negotiate if we don't have link already. */
  169. ftgmac100_phy_reset(dev);
  170. for (i = 0; i < 100000 / 100; i++) {
  171. ftgmac100_phy_read(dev, priv->phy_addr,
  172. MII_BMSR, &status);
  173. if (status & BMSR_LSTATUS)
  174. break;
  175. udelay(100);
  176. }
  177. }
  178. if (!(status & BMSR_LSTATUS)) {
  179. printf("%s: link down\n", dev->name);
  180. return 0;
  181. }
  182. #ifdef CONFIG_FTGMAC100_EGIGA
  183. /* 1000 Base-T Status Register */
  184. ftgmac100_phy_read(dev, priv->phy_addr,
  185. MII_STAT1000, &stat_ge);
  186. speed = (stat_ge & (LPA_1000FULL | LPA_1000HALF)
  187. ? 1 : 0);
  188. duplex = ((stat_ge & LPA_1000FULL)
  189. ? 1 : 0);
  190. if (speed) { /* Speed is 1000 */
  191. printf("%s: link up, 1000bps %s-duplex\n",
  192. dev->name, duplex ? "full" : "half");
  193. return 0;
  194. }
  195. #endif
  196. ftgmac100_phy_read(dev, priv->phy_addr, MII_ADVERTISE, &adv);
  197. ftgmac100_phy_read(dev, priv->phy_addr, MII_LPA, &lpa);
  198. media = mii_nway_result(lpa & adv);
  199. speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) ? 1 : 0);
  200. duplex = (media & ADVERTISE_FULL) ? 1 : 0;
  201. printf("%s: link up, %sMbps %s-duplex\n",
  202. dev->name, speed ? "100" : "10", duplex ? "full" : "half");
  203. return 1;
  204. }
  205. static int ftgmac100_update_link_speed(struct eth_device *dev)
  206. {
  207. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  208. struct ftgmac100_data *priv = dev->priv;
  209. unsigned short stat_fe;
  210. unsigned short stat_ge;
  211. unsigned int maccr;
  212. #ifdef CONFIG_FTGMAC100_EGIGA
  213. /* 1000 Base-T Status Register */
  214. ftgmac100_phy_read(dev, priv->phy_addr, MII_STAT1000, &stat_ge);
  215. #endif
  216. ftgmac100_phy_read(dev, priv->phy_addr, MII_BMSR, &stat_fe);
  217. if (!(stat_fe & BMSR_LSTATUS)) /* link status up? */
  218. return 0;
  219. /* read MAC control register and clear related bits */
  220. maccr = readl(&ftgmac100->maccr) &
  221. ~(FTGMAC100_MACCR_GIGA_MODE |
  222. FTGMAC100_MACCR_FAST_MODE |
  223. FTGMAC100_MACCR_FULLDUP);
  224. #ifdef CONFIG_FTGMAC100_EGIGA
  225. if (stat_ge & LPA_1000FULL) {
  226. /* set gmac for 1000BaseTX and Full Duplex */
  227. maccr |= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FULLDUP;
  228. }
  229. if (stat_ge & LPA_1000HALF) {
  230. /* set gmac for 1000BaseTX and Half Duplex */
  231. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  232. }
  233. #endif
  234. if (stat_fe & BMSR_100FULL) {
  235. /* set MII for 100BaseTX and Full Duplex */
  236. maccr |= FTGMAC100_MACCR_FAST_MODE | FTGMAC100_MACCR_FULLDUP;
  237. }
  238. if (stat_fe & BMSR_10FULL) {
  239. /* set MII for 10BaseT and Full Duplex */
  240. maccr |= FTGMAC100_MACCR_FULLDUP;
  241. }
  242. if (stat_fe & BMSR_100HALF) {
  243. /* set MII for 100BaseTX and Half Duplex */
  244. maccr |= FTGMAC100_MACCR_FAST_MODE;
  245. }
  246. if (stat_fe & BMSR_10HALF) {
  247. /* set MII for 10BaseT and Half Duplex */
  248. /* we have already clear these bits, do nothing */
  249. ;
  250. }
  251. /* update MII config into maccr */
  252. writel(maccr, &ftgmac100->maccr);
  253. return 1;
  254. }
  255. /*
  256. * Reset MAC
  257. */
  258. static void ftgmac100_reset(struct eth_device *dev)
  259. {
  260. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  261. debug("%s()\n", __func__);
  262. writel(FTGMAC100_MACCR_SW_RST, &ftgmac100->maccr);
  263. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  264. ;
  265. }
  266. /*
  267. * Set MAC address
  268. */
  269. static void ftgmac100_set_mac(struct eth_device *dev,
  270. const unsigned char *mac)
  271. {
  272. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  273. unsigned int maddr = mac[0] << 8 | mac[1];
  274. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  275. debug("%s(%x %x)\n", __func__, maddr, laddr);
  276. writel(maddr, &ftgmac100->mac_madr);
  277. writel(laddr, &ftgmac100->mac_ladr);
  278. }
  279. static void ftgmac100_set_mac_from_env(struct eth_device *dev)
  280. {
  281. eth_getenv_enetaddr("ethaddr", dev->enetaddr);
  282. ftgmac100_set_mac(dev, dev->enetaddr);
  283. }
  284. /*
  285. * disable transmitter, receiver
  286. */
  287. static void ftgmac100_halt(struct eth_device *dev)
  288. {
  289. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  290. debug("%s()\n", __func__);
  291. writel(0, &ftgmac100->maccr);
  292. }
  293. static int ftgmac100_init(struct eth_device *dev, bd_t *bd)
  294. {
  295. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  296. struct ftgmac100_data *priv = dev->priv;
  297. struct ftgmac100_txdes *txdes;
  298. struct ftgmac100_rxdes *rxdes;
  299. unsigned int maccr;
  300. void *buf;
  301. int i;
  302. debug("%s()\n", __func__);
  303. if (!priv->txdes) {
  304. txdes = dma_alloc_coherent(
  305. sizeof(*txdes) * PKTBUFSTX, &priv->txdes_dma);
  306. if (!txdes)
  307. panic("ftgmac100: out of memory\n");
  308. memset(txdes, 0, sizeof(*txdes) * PKTBUFSTX);
  309. priv->txdes = txdes;
  310. }
  311. txdes = priv->txdes;
  312. if (!priv->rxdes) {
  313. rxdes = dma_alloc_coherent(
  314. sizeof(*rxdes) * PKTBUFSRX, &priv->rxdes_dma);
  315. if (!rxdes)
  316. panic("ftgmac100: out of memory\n");
  317. memset(rxdes, 0, sizeof(*rxdes) * PKTBUFSRX);
  318. priv->rxdes = rxdes;
  319. }
  320. rxdes = priv->rxdes;
  321. /* set the ethernet address */
  322. ftgmac100_set_mac_from_env(dev);
  323. /* disable all interrupts */
  324. writel(0, &ftgmac100->ier);
  325. /* initialize descriptors */
  326. priv->tx_index = 0;
  327. priv->rx_index = 0;
  328. txdes[PKTBUFSTX - 1].txdes0 = FTGMAC100_TXDES0_EDOTR;
  329. rxdes[PKTBUFSRX - 1].rxdes0 = FTGMAC100_RXDES0_EDORR;
  330. for (i = 0; i < PKTBUFSTX; i++) {
  331. /* TXBUF_BADR */
  332. if (!txdes[i].txdes2) {
  333. buf = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
  334. if (!buf)
  335. panic("ftgmac100: out of memory\n");
  336. txdes[i].txdes3 = virt_to_phys(buf);
  337. txdes[i].txdes2 = (uint)buf;
  338. }
  339. txdes[i].txdes1 = 0;
  340. }
  341. for (i = 0; i < PKTBUFSRX; i++) {
  342. /* RXBUF_BADR */
  343. if (!rxdes[i].rxdes2) {
  344. buf = NetRxPackets[i];
  345. rxdes[i].rxdes3 = virt_to_phys(buf);
  346. rxdes[i].rxdes2 = (uint)buf;
  347. }
  348. rxdes[i].rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  349. }
  350. /* transmit ring */
  351. writel(priv->txdes_dma, &ftgmac100->txr_badr);
  352. /* receive ring */
  353. writel(priv->rxdes_dma, &ftgmac100->rxr_badr);
  354. /* poll receive descriptor automatically */
  355. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  356. /* config receive buffer size register */
  357. writel(FTGMAC100_RBSR_SIZE(RBSR_DEFAULT_VALUE), &ftgmac100->rbsr);
  358. /* enable transmitter, receiver */
  359. maccr = FTGMAC100_MACCR_TXMAC_EN |
  360. FTGMAC100_MACCR_RXMAC_EN |
  361. FTGMAC100_MACCR_TXDMA_EN |
  362. FTGMAC100_MACCR_RXDMA_EN |
  363. FTGMAC100_MACCR_CRC_APD |
  364. FTGMAC100_MACCR_FULLDUP |
  365. FTGMAC100_MACCR_RX_RUNT |
  366. FTGMAC100_MACCR_RX_BROADPKT;
  367. writel(maccr, &ftgmac100->maccr);
  368. if (!ftgmac100_phy_init(dev)) {
  369. if (!ftgmac100_update_link_speed(dev))
  370. return -1;
  371. }
  372. return 0;
  373. }
  374. /*
  375. * Get a data block via Ethernet
  376. */
  377. static int ftgmac100_recv(struct eth_device *dev)
  378. {
  379. struct ftgmac100_data *priv = dev->priv;
  380. struct ftgmac100_rxdes *curr_des;
  381. unsigned short rxlen;
  382. curr_des = &priv->rxdes[priv->rx_index];
  383. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  384. return -1;
  385. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  386. FTGMAC100_RXDES0_CRC_ERR |
  387. FTGMAC100_RXDES0_FTL |
  388. FTGMAC100_RXDES0_RUNT |
  389. FTGMAC100_RXDES0_RX_ODD_NB)) {
  390. return -1;
  391. }
  392. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  393. debug("%s(): RX buffer %d, %x received\n",
  394. __func__, priv->rx_index, rxlen);
  395. /* invalidate d-cache */
  396. dma_map_single((void *)curr_des->rxdes2, rxlen, DMA_FROM_DEVICE);
  397. /* pass the packet up to the protocol layers. */
  398. NetReceive((void *)curr_des->rxdes2, rxlen);
  399. /* release buffer to DMA */
  400. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  401. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  402. return 0;
  403. }
  404. /*
  405. * Send a data block via Ethernet
  406. */
  407. static int ftgmac100_send(struct eth_device *dev, void *packet, int length)
  408. {
  409. struct ftgmac100 *ftgmac100 = (struct ftgmac100 *)dev->iobase;
  410. struct ftgmac100_data *priv = dev->priv;
  411. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  412. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  413. debug("%s(): no TX descriptor available\n", __func__);
  414. return -1;
  415. }
  416. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  417. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  418. memcpy((void *)curr_des->txdes2, (void *)packet, length);
  419. dma_map_single((void *)curr_des->txdes2, length, DMA_TO_DEVICE);
  420. /* only one descriptor on TXBUF */
  421. curr_des->txdes0 &= FTGMAC100_TXDES0_EDOTR;
  422. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  423. FTGMAC100_TXDES0_LTS |
  424. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  425. FTGMAC100_TXDES0_TXDMA_OWN ;
  426. /* start transmit */
  427. writel(1, &ftgmac100->txpd);
  428. debug("%s(): packet sent\n", __func__);
  429. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  430. return 0;
  431. }
  432. int ftgmac100_initialize(bd_t *bd)
  433. {
  434. struct eth_device *dev;
  435. struct ftgmac100_data *priv;
  436. dev = malloc(sizeof *dev);
  437. if (!dev) {
  438. printf("%s(): failed to allocate dev\n", __func__);
  439. goto out;
  440. }
  441. /* Transmit and receive descriptors should align to 16 bytes */
  442. priv = memalign(16, sizeof(struct ftgmac100_data));
  443. if (!priv) {
  444. printf("%s(): failed to allocate priv\n", __func__);
  445. goto free_dev;
  446. }
  447. memset(dev, 0, sizeof(*dev));
  448. memset(priv, 0, sizeof(*priv));
  449. sprintf(dev->name, "FTGMAC100");
  450. dev->iobase = CONFIG_FTGMAC100_BASE;
  451. dev->init = ftgmac100_init;
  452. dev->halt = ftgmac100_halt;
  453. dev->send = ftgmac100_send;
  454. dev->recv = ftgmac100_recv;
  455. dev->priv = priv;
  456. eth_register(dev);
  457. ftgmac100_reset(dev);
  458. return 1;
  459. free_dev:
  460. free(dev);
  461. out:
  462. return 0;
  463. }