P2041RDB.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. /*
  7. * P2041 RDB board configuration file
  8. * Also supports P2040 RDB
  9. */
  10. #ifndef __CONFIG_H
  11. #define __CONFIG_H
  12. #define CONFIG_P2041RDB
  13. #define CONFIG_PHYS_64BIT
  14. #define CONFIG_PPC_P2041
  15. #ifdef CONFIG_RAMBOOT_PBL
  16. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  17. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  18. #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/corenet_ds/pbi.cfg
  19. #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/corenet_ds/rcw_p2041rdb.cfg
  20. #endif
  21. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  22. /* Set 1M boot space */
  23. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
  24. #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
  25. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
  26. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  27. #define CONFIG_SYS_NO_FLASH
  28. #endif
  29. /* High Level Configuration Options */
  30. #define CONFIG_BOOKE
  31. #define CONFIG_E500 /* BOOKE e500 family */
  32. #define CONFIG_E500MC /* BOOKE e500mc family */
  33. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  34. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  35. #define CONFIG_MP /* support multiple processors */
  36. #ifndef CONFIG_SYS_TEXT_BASE
  37. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  38. #endif
  39. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  40. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  41. #endif
  42. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  43. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  44. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  45. #define CONFIG_PCI /* Enable PCI/PCIE */
  46. #define CONFIG_PCIE1 /* PCIE controler 1 */
  47. #define CONFIG_PCIE2 /* PCIE controler 2 */
  48. #define CONFIG_PCIE3 /* PCIE controler 3 */
  49. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  50. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  51. #define CONFIG_SYS_SRIO
  52. #define CONFIG_SRIO1 /* SRIO port 1 */
  53. #define CONFIG_SRIO2 /* SRIO port 2 */
  54. #define CONFIG_SRIO_PCIE_BOOT_MASTER
  55. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  56. #define CONFIG_FSL_LAW /* Use common FSL init code */
  57. #define CONFIG_ENV_OVERWRITE
  58. #ifdef CONFIG_SYS_NO_FLASH
  59. #if !defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  60. #define CONFIG_ENV_IS_NOWHERE
  61. #endif
  62. #else
  63. #define CONFIG_FLASH_CFI_DRIVER
  64. #define CONFIG_SYS_FLASH_CFI
  65. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  66. #endif
  67. #if defined(CONFIG_SPIFLASH)
  68. #define CONFIG_SYS_EXTRA_ENV_RELOC
  69. #define CONFIG_ENV_IS_IN_SPI_FLASH
  70. #define CONFIG_ENV_SPI_BUS 0
  71. #define CONFIG_ENV_SPI_CS 0
  72. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  73. #define CONFIG_ENV_SPI_MODE 0
  74. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  75. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  76. #define CONFIG_ENV_SECT_SIZE 0x10000
  77. #elif defined(CONFIG_SDCARD)
  78. #define CONFIG_SYS_EXTRA_ENV_RELOC
  79. #define CONFIG_ENV_IS_IN_MMC
  80. #define CONFIG_FSL_FIXED_MMC_LOCATION
  81. #define CONFIG_SYS_MMC_ENV_DEV 0
  82. #define CONFIG_ENV_SIZE 0x2000
  83. #define CONFIG_ENV_OFFSET (512 * 1097)
  84. #elif defined(CONFIG_NAND)
  85. #define CONFIG_SYS_EXTRA_ENV_RELOC
  86. #define CONFIG_ENV_IS_IN_NAND
  87. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  88. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  89. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  90. #define CONFIG_ENV_IS_IN_REMOTE
  91. #define CONFIG_ENV_ADDR 0xffe20000
  92. #define CONFIG_ENV_SIZE 0x2000
  93. #elif defined(CONFIG_ENV_IS_NOWHERE)
  94. #define CONFIG_ENV_SIZE 0x2000
  95. #else
  96. #define CONFIG_ENV_IS_IN_FLASH
  97. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
  98. - CONFIG_ENV_SECT_SIZE)
  99. #define CONFIG_ENV_SIZE 0x2000
  100. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  101. #endif
  102. #ifndef __ASSEMBLY__
  103. unsigned long get_board_sys_clk(unsigned long dummy);
  104. #endif
  105. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  106. /*
  107. * These can be toggled for performance analysis, otherwise use default.
  108. */
  109. #define CONFIG_SYS_CACHE_STASHING
  110. #define CONFIG_BACKSIDE_L2_CACHE
  111. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  112. #define CONFIG_BTB /* toggle branch predition */
  113. #define CONFIG_ENABLE_36BIT_PHYS
  114. #ifdef CONFIG_PHYS_64BIT
  115. #define CONFIG_ADDR_MAP
  116. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  117. #endif
  118. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  119. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  120. #define CONFIG_SYS_MEMTEST_END 0x00400000
  121. #define CONFIG_SYS_ALT_MEMTEST
  122. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  123. /*
  124. * Config the L3 Cache as L3 SRAM
  125. */
  126. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  127. #ifdef CONFIG_PHYS_64BIT
  128. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
  129. CONFIG_RAMBOOT_TEXT_BASE)
  130. #else
  131. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  132. #endif
  133. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  134. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  135. #ifdef CONFIG_PHYS_64BIT
  136. #define CONFIG_SYS_DCSRBAR 0xf0000000
  137. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  138. #endif
  139. /* EEPROM */
  140. #define CONFIG_ID_EEPROM
  141. #define CONFIG_SYS_I2C_EEPROM_NXID
  142. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  143. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  144. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  145. /*
  146. * DDR Setup
  147. */
  148. #define CONFIG_VERY_BIG_RAM
  149. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  150. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  151. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  152. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  153. #define CONFIG_DDR_SPD
  154. #define CONFIG_FSL_DDR3
  155. #define CONFIG_SYS_SPD_BUS_NUM 0
  156. #define SPD_EEPROM_ADDRESS 0x52
  157. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  158. /*
  159. * Local Bus Definitions
  160. */
  161. /* Set the local bus clock 1/8 of platform clock */
  162. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  163. /*
  164. * This board doesn't have a promjet connector.
  165. * However, it uses commone corenet board LAW and TLB.
  166. * It is necessary to use the same start address with proper offset.
  167. */
  168. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  169. #ifdef CONFIG_PHYS_64BIT
  170. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  171. #else
  172. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  173. #endif
  174. #define CONFIG_SYS_FLASH_BR_PRELIM \
  175. (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
  176. BR_PS_16 | BR_V)
  177. #define CONFIG_SYS_FLASH_OR_PRELIM \
  178. ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  179. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  180. #define CONFIG_FSL_CPLD
  181. #define CPLD_BASE 0xffdf0000 /* CPLD registers */
  182. #ifdef CONFIG_PHYS_64BIT
  183. #define CPLD_BASE_PHYS 0xfffdf0000ull
  184. #else
  185. #define CPLD_BASE_PHYS CPLD_BASE
  186. #endif
  187. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
  188. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  189. #define PIXIS_LBMAP_SWITCH 7
  190. #define PIXIS_LBMAP_MASK 0xf0
  191. #define PIXIS_LBMAP_SHIFT 4
  192. #define PIXIS_LBMAP_ALTBANK 0x40
  193. #define CONFIG_SYS_FLASH_QUIET_TEST
  194. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  195. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  196. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  197. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
  198. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
  199. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  200. #if defined(CONFIG_RAMBOOT_PBL)
  201. #define CONFIG_SYS_RAMBOOT
  202. #endif
  203. #define CONFIG_NAND_FSL_ELBC
  204. /* Nand Flash */
  205. #ifdef CONFIG_NAND_FSL_ELBC
  206. #define CONFIG_SYS_NAND_BASE 0xffa00000
  207. #ifdef CONFIG_PHYS_64BIT
  208. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  209. #else
  210. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  211. #endif
  212. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  213. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  214. #define CONFIG_MTD_NAND_VERIFY_WRITE
  215. #define CONFIG_CMD_NAND
  216. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  217. /* NAND flash config */
  218. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  219. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  220. | BR_PS_8 /* Port Size = 8 bit */ \
  221. | BR_MS_FCM /* MSEL = FCM */ \
  222. | BR_V) /* valid */
  223. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  224. | OR_FCM_PGS /* Large Page*/ \
  225. | OR_FCM_CSCT \
  226. | OR_FCM_CST \
  227. | OR_FCM_CHT \
  228. | OR_FCM_SCY_1 \
  229. | OR_FCM_TRLX \
  230. | OR_FCM_EHTR)
  231. #ifdef CONFIG_NAND
  232. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  233. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  234. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  235. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  236. #else
  237. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  238. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  239. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  240. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  241. #endif
  242. #else
  243. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  244. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  245. #endif /* CONFIG_NAND_FSL_ELBC */
  246. #define CONFIG_SYS_FLASH_EMPTY_INFO
  247. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  248. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
  249. #define CONFIG_BOARD_EARLY_INIT_F
  250. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  251. #define CONFIG_MISC_INIT_R
  252. #define CONFIG_HWCONFIG
  253. /* define to use L1 as initial stack */
  254. #define CONFIG_L1_INIT_RAM
  255. #define CONFIG_SYS_INIT_RAM_LOCK
  256. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  257. #ifdef CONFIG_PHYS_64BIT
  258. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  259. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  260. /* The assembler doesn't like typecast */
  261. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  262. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  263. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  264. #else
  265. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  266. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  267. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  268. #endif
  269. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  270. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  271. GENERATED_GBL_DATA_SIZE)
  272. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  273. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  274. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  275. /* Serial Port - controlled on board with jumper J8
  276. * open - index 2
  277. * shorted - index 1
  278. */
  279. #define CONFIG_CONS_INDEX 1
  280. #define CONFIG_SYS_NS16550
  281. #define CONFIG_SYS_NS16550_SERIAL
  282. #define CONFIG_SYS_NS16550_REG_SIZE 1
  283. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  284. #define CONFIG_SYS_BAUDRATE_TABLE \
  285. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  286. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  287. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  288. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  289. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  290. /* Use the HUSH parser */
  291. #define CONFIG_SYS_HUSH_PARSER
  292. /* pass open firmware flat tree */
  293. #define CONFIG_OF_LIBFDT
  294. #define CONFIG_OF_BOARD_SETUP
  295. #define CONFIG_OF_STDOUT_VIA_ALIAS
  296. /* new uImage format support */
  297. #define CONFIG_FIT
  298. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  299. /* I2C */
  300. #define CONFIG_SYS_I2C
  301. #define CONFIG_SYS_I2C_FSL
  302. #define CONFIG_SYS_FSL_I2C_SPEED 400000
  303. #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
  304. #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
  305. #define CONFIG_SYS_FSL_I2C2_SPEED 400000
  306. #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
  307. #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
  308. /*
  309. * RapidIO
  310. */
  311. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  312. #ifdef CONFIG_PHYS_64BIT
  313. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  314. #else
  315. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  316. #endif
  317. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  318. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  319. #ifdef CONFIG_PHYS_64BIT
  320. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  321. #else
  322. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  323. #endif
  324. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  325. /*
  326. * for slave u-boot IMAGE instored in master memory space,
  327. * PHYS must be aligned based on the SIZE
  328. */
  329. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
  330. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
  331. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
  332. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
  333. /*
  334. * for slave UCODE and ENV instored in master memory space,
  335. * PHYS must be aligned based on the SIZE
  336. */
  337. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
  338. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  339. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  340. /* slave core release by master*/
  341. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  342. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  343. /*
  344. * SRIO_PCIE_BOOT - SLAVE
  345. */
  346. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  347. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  348. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  349. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  350. #endif
  351. /*
  352. * eSPI - Enhanced SPI
  353. */
  354. #define CONFIG_FSL_ESPI
  355. #define CONFIG_SPI_FLASH
  356. #define CONFIG_SPI_FLASH_SPANSION
  357. #define CONFIG_CMD_SF
  358. #define CONFIG_SF_DEFAULT_SPEED 10000000
  359. #define CONFIG_SF_DEFAULT_MODE 0
  360. /*
  361. * General PCI
  362. * Memory space is mapped 1-1, but I/O space must start from 0.
  363. */
  364. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  365. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  366. #ifdef CONFIG_PHYS_64BIT
  367. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  368. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  369. #else
  370. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  371. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  372. #endif
  373. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  374. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  375. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  376. #ifdef CONFIG_PHYS_64BIT
  377. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  378. #else
  379. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  380. #endif
  381. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  382. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  383. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  384. #ifdef CONFIG_PHYS_64BIT
  385. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  386. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  387. #else
  388. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  389. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  390. #endif
  391. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  392. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  393. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  394. #ifdef CONFIG_PHYS_64BIT
  395. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  396. #else
  397. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  398. #endif
  399. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  400. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  401. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  402. #ifdef CONFIG_PHYS_64BIT
  403. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  404. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  405. #else
  406. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  407. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  408. #endif
  409. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  410. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  411. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  412. #ifdef CONFIG_PHYS_64BIT
  413. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  414. #else
  415. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  416. #endif
  417. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  418. /* Qman/Bman */
  419. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  420. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  421. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  422. #ifdef CONFIG_PHYS_64BIT
  423. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  424. #else
  425. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  426. #endif
  427. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  428. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  429. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  430. #ifdef CONFIG_PHYS_64BIT
  431. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  432. #else
  433. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  434. #endif
  435. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  436. #define CONFIG_SYS_DPAA_FMAN
  437. #define CONFIG_SYS_DPAA_PME
  438. /* Default address of microcode for the Linux Fman driver */
  439. #if defined(CONFIG_SPIFLASH)
  440. /*
  441. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  442. * env, so we got 0x110000.
  443. */
  444. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  445. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
  446. #elif defined(CONFIG_SDCARD)
  447. /*
  448. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  449. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  450. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  451. */
  452. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  453. #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
  454. #elif defined(CONFIG_NAND)
  455. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  456. #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
  457. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  458. /*
  459. * Slave has no ucode locally, it can fetch this from remote. When implementing
  460. * in two corenet boards, slave's ucode could be stored in master's memory
  461. * space, the address can be mapped from slave TLB->slave LAW->
  462. * slave SRIO or PCIE outbound window->master inbound window->
  463. * master LAW->the ucode address in master's memory space.
  464. */
  465. #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
  466. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
  467. #else
  468. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  469. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
  470. #endif
  471. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  472. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  473. #ifdef CONFIG_SYS_DPAA_FMAN
  474. #define CONFIG_FMAN_ENET
  475. #define CONFIG_PHYLIB_10G
  476. #define CONFIG_PHY_VITESSE
  477. #define CONFIG_PHY_TERANETICS
  478. #endif
  479. #ifdef CONFIG_PCI
  480. #define CONFIG_PCI_INDIRECT_BRIDGE
  481. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  482. #define CONFIG_E1000
  483. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  484. #define CONFIG_DOS_PARTITION
  485. #endif /* CONFIG_PCI */
  486. /* SATA */
  487. #define CONFIG_FSL_SATA_V2
  488. #ifdef CONFIG_FSL_SATA_V2
  489. #define CONFIG_FSL_SATA
  490. #define CONFIG_LIBATA
  491. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  492. #define CONFIG_SATA1
  493. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  494. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  495. #define CONFIG_SATA2
  496. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  497. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  498. #define CONFIG_LBA48
  499. #define CONFIG_CMD_SATA
  500. #define CONFIG_DOS_PARTITION
  501. #define CONFIG_CMD_EXT2
  502. #endif
  503. #ifdef CONFIG_FMAN_ENET
  504. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
  505. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
  506. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
  507. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
  508. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
  509. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  510. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  511. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  512. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  513. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
  514. #define CONFIG_SYS_TBIPA_VALUE 8
  515. #define CONFIG_MII /* MII PHY management */
  516. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  517. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  518. #endif
  519. /*
  520. * Environment
  521. */
  522. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  523. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  524. /*
  525. * Command line configuration.
  526. */
  527. #include <config_cmd_default.h>
  528. #define CONFIG_CMD_DHCP
  529. #define CONFIG_CMD_ELF
  530. #define CONFIG_CMD_ERRATA
  531. #define CONFIG_CMD_GREPENV
  532. #define CONFIG_CMD_IRQ
  533. #define CONFIG_CMD_I2C
  534. #define CONFIG_CMD_MII
  535. #define CONFIG_CMD_PING
  536. #define CONFIG_CMD_SETEXPR
  537. #ifdef CONFIG_PCI
  538. #define CONFIG_CMD_PCI
  539. #define CONFIG_CMD_NET
  540. #endif
  541. /*
  542. * USB
  543. */
  544. #define CONFIG_HAS_FSL_DR_USB
  545. #define CONFIG_HAS_FSL_MPH_USB
  546. #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
  547. #define CONFIG_CMD_USB
  548. #define CONFIG_USB_STORAGE
  549. #define CONFIG_USB_EHCI
  550. #define CONFIG_USB_EHCI_FSL
  551. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  552. #endif
  553. #define CONFIG_CMD_EXT2
  554. #define CONFIG_MMC
  555. #ifdef CONFIG_MMC
  556. #define CONFIG_FSL_ESDHC
  557. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  558. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  559. #define CONFIG_CMD_MMC
  560. #define CONFIG_GENERIC_MMC
  561. #define CONFIG_CMD_EXT2
  562. #define CONFIG_CMD_FAT
  563. #define CONFIG_DOS_PARTITION
  564. #endif
  565. /*
  566. * Miscellaneous configurable options
  567. */
  568. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  569. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  570. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  571. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  572. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  573. #ifdef CONFIG_CMD_KGDB
  574. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  575. #else
  576. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  577. #endif
  578. /* Print Buffer Size */
  579. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  580. sizeof(CONFIG_SYS_PROMPT)+16)
  581. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  582. /* Boot Argument Buffer Size */
  583. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  584. #define CONFIG_SYS_HZ 1000 /* decrementer freq 1ms ticks */
  585. /*
  586. * For booting Linux, the board info and command line data
  587. * have to be in the first 64 MB of memory, since this is
  588. * the maximum mapped by the Linux kernel during initialization.
  589. */
  590. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
  591. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  592. #ifdef CONFIG_CMD_KGDB
  593. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  594. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  595. #endif
  596. /*
  597. * Environment Configuration
  598. */
  599. #define CONFIG_ROOTPATH "/opt/nfsroot"
  600. #define CONFIG_BOOTFILE "uImage"
  601. #define CONFIG_UBOOTPATH u-boot.bin
  602. /* default location for tftp and bootm */
  603. #define CONFIG_LOADADDR 1000000
  604. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  605. #define CONFIG_BAUDRATE 115200
  606. #define __USB_PHY_TYPE utmi
  607. #define CONFIG_EXTRA_ENV_SETTINGS \
  608. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  609. "bank_intlv=cs0_cs1\0" \
  610. "netdev=eth0\0" \
  611. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  612. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  613. "tftpflash=tftpboot $loadaddr $uboot && " \
  614. "protect off $ubootaddr +$filesize && " \
  615. "erase $ubootaddr +$filesize && " \
  616. "cp.b $loadaddr $ubootaddr $filesize && " \
  617. "protect on $ubootaddr +$filesize && " \
  618. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  619. "consoledev=ttyS0\0" \
  620. "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
  621. "usb_dr_mode=host\0" \
  622. "ramdiskaddr=2000000\0" \
  623. "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
  624. "fdtaddr=c00000\0" \
  625. "fdtfile=p2041rdb/p2041rdb.dtb\0" \
  626. "bdev=sda3\0" \
  627. "c=ffe\0"
  628. #define CONFIG_HDBOOT \
  629. "setenv bootargs root=/dev/$bdev rw " \
  630. "console=$consoledev,$baudrate $othbootargs;" \
  631. "tftp $loadaddr $bootfile;" \
  632. "tftp $fdtaddr $fdtfile;" \
  633. "bootm $loadaddr - $fdtaddr"
  634. #define CONFIG_NFSBOOTCOMMAND \
  635. "setenv bootargs root=/dev/nfs rw " \
  636. "nfsroot=$serverip:$rootpath " \
  637. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  638. "console=$consoledev,$baudrate $othbootargs;" \
  639. "tftp $loadaddr $bootfile;" \
  640. "tftp $fdtaddr $fdtfile;" \
  641. "bootm $loadaddr - $fdtaddr"
  642. #define CONFIG_RAMBOOTCOMMAND \
  643. "setenv bootargs root=/dev/ram rw " \
  644. "console=$consoledev,$baudrate $othbootargs;" \
  645. "tftp $ramdiskaddr $ramdiskfile;" \
  646. "tftp $loadaddr $bootfile;" \
  647. "tftp $fdtaddr $fdtfile;" \
  648. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  649. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  650. #ifdef CONFIG_SECURE_BOOT
  651. #include <asm/fsl_secure_boot.h>
  652. #endif
  653. #endif /* __CONFIG_H */