socfpga_arria10.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Copyright (C) 2017 Intel Corporation <www.intel.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <asm/io.h>
  7. #include <asm/arch/fpga_manager.h>
  8. #include <asm/arch/reset_manager.h>
  9. #include <asm/arch/system_manager.h>
  10. #include <asm/arch/sdram.h>
  11. #include <asm/arch/misc.h>
  12. #include <altera.h>
  13. #include <common.h>
  14. #include <errno.h>
  15. #include <wait_bit.h>
  16. #include <watchdog.h>
  17. #define CFGWDTH_32 1
  18. #define MIN_BITSTREAM_SIZECHECK 230
  19. #define ENCRYPTION_OFFSET 69
  20. #define COMPRESSION_OFFSET 229
  21. #define FPGA_TIMEOUT_MSEC 1000 /* timeout in ms */
  22. #define FPGA_TIMEOUT_CNT 0x1000000
  23. DECLARE_GLOBAL_DATA_PTR;
  24. static const struct socfpga_fpga_manager *fpga_manager_base =
  25. (void *)SOCFPGA_FPGAMGRREGS_ADDRESS;
  26. static const struct socfpga_system_manager *system_manager_base =
  27. (void *)SOCFPGA_SYSMGR_ADDRESS;
  28. static void fpgamgr_set_cd_ratio(unsigned long ratio);
  29. static uint32_t fpgamgr_get_msel(void)
  30. {
  31. u32 reg;
  32. reg = readl(&fpga_manager_base->imgcfg_stat);
  33. reg = (reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_MSEL_SET_MSD) >>
  34. ALT_FPGAMGR_IMGCFG_STAT_F2S_MSEL0_LSB;
  35. return reg;
  36. }
  37. static void fpgamgr_set_cfgwdth(int width)
  38. {
  39. if (width)
  40. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  41. ALT_FPGAMGR_IMGCFG_CTL_02_CFGWIDTH_SET_MSK);
  42. else
  43. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  44. ALT_FPGAMGR_IMGCFG_CTL_02_CFGWIDTH_SET_MSK);
  45. }
  46. int is_fpgamgr_user_mode(void)
  47. {
  48. return (readl(&fpga_manager_base->imgcfg_stat) &
  49. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) != 0;
  50. }
  51. static int wait_for_user_mode(void)
  52. {
  53. return wait_for_bit(__func__,
  54. &fpga_manager_base->imgcfg_stat,
  55. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK,
  56. 1, FPGA_TIMEOUT_MSEC, false);
  57. }
  58. static int is_fpgamgr_early_user_mode(void)
  59. {
  60. return (readl(&fpga_manager_base->imgcfg_stat) &
  61. ALT_FPGAMGR_IMGCFG_STAT_F2S_EARLY_USERMODE_SET_MSK) != 0;
  62. }
  63. int fpgamgr_wait_early_user_mode(void)
  64. {
  65. u32 sync_data = 0xffffffff;
  66. u32 i = 0;
  67. unsigned start = get_timer(0);
  68. unsigned long cd_ratio;
  69. /* Getting existing CDRATIO */
  70. cd_ratio = (readl(&fpga_manager_base->imgcfg_ctrl_02) &
  71. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK) >>
  72. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_LSB;
  73. /* Using CDRATIO_X1 for better compatibility */
  74. fpgamgr_set_cd_ratio(CDRATIO_x1);
  75. while (!is_fpgamgr_early_user_mode()) {
  76. if (get_timer(start) > FPGA_TIMEOUT_MSEC)
  77. return -ETIMEDOUT;
  78. fpgamgr_program_write((const long unsigned int *)&sync_data,
  79. sizeof(sync_data));
  80. udelay(FPGA_TIMEOUT_MSEC);
  81. i++;
  82. }
  83. debug("Additional %i sync word needed\n", i);
  84. /* restoring original CDRATIO */
  85. fpgamgr_set_cd_ratio(cd_ratio);
  86. return 0;
  87. }
  88. /* Read f2s_nconfig_pin and f2s_nstatus_pin; loop until de-asserted */
  89. static int wait_for_nconfig_pin_and_nstatus_pin(void)
  90. {
  91. unsigned long mask = ALT_FPGAMGR_IMGCFG_STAT_F2S_NCONFIG_PIN_SET_MSK |
  92. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK;
  93. /* Poll until f2s_nconfig_pin and f2s_nstatus_pin; loop until de-asserted,
  94. * timeout at 1000ms
  95. */
  96. return wait_for_bit(__func__,
  97. &fpga_manager_base->imgcfg_stat,
  98. mask,
  99. false, FPGA_TIMEOUT_MSEC, false);
  100. }
  101. static int wait_for_f2s_nstatus_pin(unsigned long value)
  102. {
  103. /* Poll until f2s to specific value, timeout at 1000ms */
  104. return wait_for_bit(__func__,
  105. &fpga_manager_base->imgcfg_stat,
  106. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK,
  107. value, FPGA_TIMEOUT_MSEC, false);
  108. }
  109. /* set CD ratio */
  110. static void fpgamgr_set_cd_ratio(unsigned long ratio)
  111. {
  112. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  113. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK);
  114. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  115. (ratio << ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_LSB) &
  116. ALT_FPGAMGR_IMGCFG_CTL_02_CDRATIO_SET_MSK);
  117. }
  118. /* get the MSEL value, verify we are set for FPP configuration mode */
  119. static int fpgamgr_verify_msel(void)
  120. {
  121. u32 msel = fpgamgr_get_msel();
  122. if (msel & ~BIT(0)) {
  123. printf("Fail: read msel=%d\n", msel);
  124. return -EPERM;
  125. }
  126. return 0;
  127. }
  128. /*
  129. * Write cdratio and cdwidth based on whether the bitstream is compressed
  130. * and/or encoded
  131. */
  132. static int fpgamgr_set_cdratio_cdwidth(unsigned int cfg_width, u32 *rbf_data,
  133. size_t rbf_size)
  134. {
  135. unsigned int cd_ratio;
  136. bool encrypt, compress;
  137. /*
  138. * According to the bitstream specification,
  139. * both encryption and compression status are
  140. * in location before offset 230 of the buffer.
  141. */
  142. if (rbf_size < MIN_BITSTREAM_SIZECHECK)
  143. return -EINVAL;
  144. encrypt = (rbf_data[ENCRYPTION_OFFSET] >> 2) & 3;
  145. encrypt = encrypt != 0;
  146. compress = (rbf_data[COMPRESSION_OFFSET] >> 1) & 1;
  147. compress = !compress;
  148. debug("header word %d = %08x\n", 69, rbf_data[69]);
  149. debug("header word %d = %08x\n", 229, rbf_data[229]);
  150. debug("read from rbf header: encrypt=%d compress=%d\n", encrypt, compress);
  151. /*
  152. * from the register map description of cdratio in imgcfg_ctrl_02:
  153. * Normal Configuration : 32bit Passive Parallel
  154. * Partial Reconfiguration : 16bit Passive Parallel
  155. */
  156. /*
  157. * cd ratio is dependent on cfg width and whether the bitstream
  158. * is encrypted and/or compressed.
  159. *
  160. * | width | encr. | compr. | cd ratio |
  161. * | 16 | 0 | 0 | 1 |
  162. * | 16 | 0 | 1 | 4 |
  163. * | 16 | 1 | 0 | 2 |
  164. * | 16 | 1 | 1 | 4 |
  165. * | 32 | 0 | 0 | 1 |
  166. * | 32 | 0 | 1 | 8 |
  167. * | 32 | 1 | 0 | 4 |
  168. * | 32 | 1 | 1 | 8 |
  169. */
  170. if (!compress && !encrypt) {
  171. cd_ratio = CDRATIO_x1;
  172. } else {
  173. if (compress)
  174. cd_ratio = CDRATIO_x4;
  175. else
  176. cd_ratio = CDRATIO_x2;
  177. /* if 32 bit, double the cd ratio (so register
  178. field setting is incremented) */
  179. if (cfg_width == CFGWDTH_32)
  180. cd_ratio += 1;
  181. }
  182. fpgamgr_set_cfgwdth(cfg_width);
  183. fpgamgr_set_cd_ratio(cd_ratio);
  184. return 0;
  185. }
  186. static int fpgamgr_reset(void)
  187. {
  188. unsigned long reg;
  189. /* S2F_NCONFIG = 0 */
  190. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  191. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  192. /* Wait for f2s_nstatus == 0 */
  193. if (wait_for_f2s_nstatus_pin(0))
  194. return -ETIME;
  195. /* S2F_NCONFIG = 1 */
  196. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  197. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  198. /* Wait for f2s_nstatus == 1 */
  199. if (wait_for_f2s_nstatus_pin(1))
  200. return -ETIME;
  201. /* read and confirm f2s_condone_pin = 0 and f2s_condone_oe = 1 */
  202. reg = readl(&fpga_manager_base->imgcfg_stat);
  203. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) != 0)
  204. return -EPERM;
  205. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_OE_SET_MSK) == 0)
  206. return -EPERM;
  207. return 0;
  208. }
  209. /* Start the FPGA programming by initialize the FPGA Manager */
  210. int fpgamgr_program_init(u32 * rbf_data, size_t rbf_size)
  211. {
  212. int ret;
  213. /* Step 1 */
  214. if (fpgamgr_verify_msel())
  215. return -EPERM;
  216. /* Step 2 */
  217. if (fpgamgr_set_cdratio_cdwidth(CFGWDTH_32, rbf_data, rbf_size))
  218. return -EPERM;
  219. /*
  220. * Step 3:
  221. * Make sure no other external devices are trying to interfere with
  222. * programming:
  223. */
  224. if (wait_for_nconfig_pin_and_nstatus_pin())
  225. return -ETIME;
  226. /*
  227. * Step 4:
  228. * Deassert the signal drives from HPS
  229. *
  230. * S2F_NCE = 1
  231. * S2F_PR_REQUEST = 0
  232. * EN_CFG_CTRL = 0
  233. * EN_CFG_DATA = 0
  234. * S2F_NCONFIG = 1
  235. * S2F_NSTATUS_OE = 0
  236. * S2F_CONDONE_OE = 0
  237. */
  238. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  239. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  240. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  241. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_PR_REQUEST_SET_MSK);
  242. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  243. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  244. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  245. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  246. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NCONFIG_SET_MSK);
  247. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  248. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NSTATUS_OE_SET_MSK |
  249. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_CONDONE_OE_SET_MSK);
  250. /*
  251. * Step 5:
  252. * Enable overrides
  253. * S2F_NENABLE_CONFIG = 0
  254. * S2F_NENABLE_NCONFIG = 0
  255. */
  256. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  257. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NENABLE_CONFIG_SET_MSK);
  258. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  259. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NCONFIG_SET_MSK);
  260. /*
  261. * Disable driving signals that HPS doesn't need to drive.
  262. * S2F_NENABLE_NSTATUS = 1
  263. * S2F_NENABLE_CONDONE = 1
  264. */
  265. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  266. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NSTATUS_SET_MSK |
  267. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_CONDONE_SET_MSK);
  268. /*
  269. * Step 6:
  270. * Drive chip select S2F_NCE = 0
  271. */
  272. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  273. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  274. /* Step 7 */
  275. if (wait_for_nconfig_pin_and_nstatus_pin())
  276. return -ETIME;
  277. /* Step 8 */
  278. ret = fpgamgr_reset();
  279. if (ret)
  280. return ret;
  281. /*
  282. * Step 9:
  283. * EN_CFG_CTRL and EN_CFG_DATA = 1
  284. */
  285. setbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  286. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  287. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  288. return 0;
  289. }
  290. /* Ensure the FPGA entering config done */
  291. static int fpgamgr_program_poll_cd(void)
  292. {
  293. unsigned long reg, i;
  294. for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
  295. reg = readl(&fpga_manager_base->imgcfg_stat);
  296. if (reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK)
  297. return 0;
  298. if ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK) == 0) {
  299. printf("nstatus == 0 while waiting for condone\n");
  300. return -EPERM;
  301. }
  302. }
  303. if (i == FPGA_TIMEOUT_CNT)
  304. return -ETIME;
  305. return 0;
  306. }
  307. /* Ensure the FPGA entering user mode */
  308. static int fpgamgr_program_poll_usermode(void)
  309. {
  310. unsigned long reg;
  311. int ret = 0;
  312. if (fpgamgr_dclkcnt_set(0xf))
  313. return -ETIME;
  314. ret = wait_for_user_mode();
  315. if (ret < 0) {
  316. printf("%s: Failed to enter user mode with ", __func__);
  317. printf("error code %d\n", ret);
  318. return ret;
  319. }
  320. /*
  321. * Step 14:
  322. * Stop DATA path and Dclk
  323. * EN_CFG_CTRL and EN_CFG_DATA = 0
  324. */
  325. clrbits_le32(&fpga_manager_base->imgcfg_ctrl_02,
  326. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_DATA_SET_MSK |
  327. ALT_FPGAMGR_IMGCFG_CTL_02_EN_CFG_CTRL_SET_MSK);
  328. /*
  329. * Step 15:
  330. * Disable overrides
  331. * S2F_NENABLE_CONFIG = 1
  332. * S2F_NENABLE_NCONFIG = 1
  333. */
  334. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  335. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NENABLE_CONFIG_SET_MSK);
  336. setbits_le32(&fpga_manager_base->imgcfg_ctrl_00,
  337. ALT_FPGAMGR_IMGCFG_CTL_00_S2F_NENABLE_NCONFIG_SET_MSK);
  338. /* Disable chip select S2F_NCE = 1 */
  339. setbits_le32(&fpga_manager_base->imgcfg_ctrl_01,
  340. ALT_FPGAMGR_IMGCFG_CTL_01_S2F_NCE_SET_MSK);
  341. /*
  342. * Step 16:
  343. * Final check
  344. */
  345. reg = readl(&fpga_manager_base->imgcfg_stat);
  346. if (((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) !=
  347. ALT_FPGAMGR_IMGCFG_STAT_F2S_USERMODE_SET_MSK) ||
  348. ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) !=
  349. ALT_FPGAMGR_IMGCFG_STAT_F2S_CONDONE_PIN_SET_MSK) ||
  350. ((reg & ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK) !=
  351. ALT_FPGAMGR_IMGCFG_STAT_F2S_NSTATUS_PIN_SET_MSK))
  352. return -EPERM;
  353. return 0;
  354. }
  355. int fpgamgr_program_finish(void)
  356. {
  357. /* Ensure the FPGA entering config done */
  358. int status = fpgamgr_program_poll_cd();
  359. if (status) {
  360. printf("FPGA: Poll CD failed with error code %d\n", status);
  361. return -EPERM;
  362. }
  363. WATCHDOG_RESET();
  364. /* Ensure the FPGA entering user mode */
  365. status = fpgamgr_program_poll_usermode();
  366. if (status) {
  367. printf("FPGA: Poll usermode failed with error code %d\n",
  368. status);
  369. return -EPERM;
  370. }
  371. printf("Full Configuration Succeeded.\n");
  372. return 0;
  373. }
  374. /*
  375. * FPGA Manager to program the FPGA. This is the interface used by FPGA driver.
  376. * Return 0 for sucess, non-zero for error.
  377. */
  378. int socfpga_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size)
  379. {
  380. unsigned long status;
  381. /* disable all signals from hps peripheral controller to fpga */
  382. writel(0, &system_manager_base->fpgaintf_en_global);
  383. /* disable all axi bridge (hps2fpga, lwhps2fpga & fpga2hps) */
  384. socfpga_bridges_reset();
  385. /* Initialize the FPGA Manager */
  386. status = fpgamgr_program_init((u32 *)rbf_data, rbf_size);
  387. if (status)
  388. return status;
  389. /* Write the RBF data to FPGA Manager */
  390. fpgamgr_program_write(rbf_data, rbf_size);
  391. return fpgamgr_program_finish();
  392. }