reset-socfpga.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * Socfpga Reset Controller Driver
  3. *
  4. * Copyright 2014 Steffen Trumtrar <s.trumtrar@pengutronix.de>
  5. *
  6. * based on
  7. * Allwinner SoCs Reset Controller driver
  8. *
  9. * Copyright 2013 Maxime Ripard
  10. *
  11. * Maxime Ripard <maxime.ripard@free-electrons.com>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <common.h>
  16. #include <dm.h>
  17. #include <dm/of_access.h>
  18. #include <reset-uclass.h>
  19. #include <linux/bitops.h>
  20. #include <linux/io.h>
  21. #include <linux/sizes.h>
  22. #define BANK_INCREMENT 4
  23. #define NR_BANKS 8
  24. struct socfpga_reset_data {
  25. void __iomem *membase;
  26. };
  27. static int socfpga_reset_assert(struct reset_ctl *reset_ctl)
  28. {
  29. struct socfpga_reset_data *data = dev_get_priv(reset_ctl->dev);
  30. int id = reset_ctl->id;
  31. int reg_width = sizeof(u32);
  32. int bank = id / (reg_width * BITS_PER_BYTE);
  33. int offset = id % (reg_width * BITS_PER_BYTE);
  34. setbits_le32(data->membase + (bank * BANK_INCREMENT), BIT(offset));
  35. return 0;
  36. }
  37. static int socfpga_reset_deassert(struct reset_ctl *reset_ctl)
  38. {
  39. struct socfpga_reset_data *data = dev_get_priv(reset_ctl->dev);
  40. int id = reset_ctl->id;
  41. int reg_width = sizeof(u32);
  42. int bank = id / (reg_width * BITS_PER_BYTE);
  43. int offset = id % (reg_width * BITS_PER_BYTE);
  44. clrbits_le32(data->membase + (bank * BANK_INCREMENT), BIT(offset));
  45. return 0;
  46. }
  47. static int socfpga_reset_request(struct reset_ctl *reset_ctl)
  48. {
  49. debug("%s(reset_ctl=%p) (dev=%p, id=%lu)\n", __func__,
  50. reset_ctl, reset_ctl->dev, reset_ctl->id);
  51. return 0;
  52. }
  53. static int socfpga_reset_free(struct reset_ctl *reset_ctl)
  54. {
  55. debug("%s(reset_ctl=%p) (dev=%p, id=%lu)\n", __func__, reset_ctl,
  56. reset_ctl->dev, reset_ctl->id);
  57. return 0;
  58. }
  59. static const struct reset_ops socfpga_reset_ops = {
  60. .request = socfpga_reset_request,
  61. .free = socfpga_reset_free,
  62. .rst_assert = socfpga_reset_assert,
  63. .rst_deassert = socfpga_reset_deassert,
  64. };
  65. static int socfpga_reset_probe(struct udevice *dev)
  66. {
  67. struct socfpga_reset_data *data = dev_get_priv(dev);
  68. const void *blob = gd->fdt_blob;
  69. int node = dev_of_offset(dev);
  70. u32 modrst_offset;
  71. data->membase = devfdt_get_addr_ptr(dev);
  72. modrst_offset = fdtdec_get_int(blob, node, "altr,modrst-offset", 0x10);
  73. data->membase += modrst_offset;
  74. return 0;
  75. }
  76. static const struct udevice_id socfpga_reset_match[] = {
  77. { .compatible = "altr,rst-mgr" },
  78. { /* sentinel */ },
  79. };
  80. U_BOOT_DRIVER(socfpga_reset) = {
  81. .name = "socfpga-reset",
  82. .id = UCLASS_RESET,
  83. .of_match = socfpga_reset_match,
  84. .probe = socfpga_reset_probe,
  85. .priv_auto_alloc_size = sizeof(struct socfpga_reset_data),
  86. .ops = &socfpga_reset_ops,
  87. };