start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  9. *
  10. *
  11. * The processor starts at 0x00000100 and the code is executed
  12. * from flash. The code is organized to be at an other address
  13. * in memory, but as long we don't jump around before relocating.
  14. * board_init lies at a quite high address and when the cpu has
  15. * jumped there, everything is ok.
  16. * This works because the cpu gives the FLASH (CS0) the whole
  17. * address space at startup, and board_init lies as a echo of
  18. * the flash somewhere up there in the memorymap.
  19. *
  20. * board_init will change CS0 to be positioned at the correct
  21. * address and (s)dram will be positioned at address 0
  22. */
  23. #include <asm-offsets.h>
  24. #include <config.h>
  25. #include <mpc824x.h>
  26. #include <version.h>
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. #include <asm/u-boot.h>
  32. /* We don't want the MMU yet.
  33. */
  34. #undef MSR_KERNEL
  35. /* FP, Machine Check and Recoverable Interr. */
  36. #define MSR_KERNEL ( MSR_FP | MSR_ME | MSR_RI )
  37. /*
  38. * Set up GOT: Global Offset Table
  39. *
  40. * Use r12 to access the GOT
  41. */
  42. START_GOT
  43. GOT_ENTRY(_GOT2_TABLE_)
  44. GOT_ENTRY(_FIXUP_TABLE_)
  45. GOT_ENTRY(_start)
  46. GOT_ENTRY(_start_of_vectors)
  47. GOT_ENTRY(_end_of_vectors)
  48. GOT_ENTRY(transfer_to_handler)
  49. GOT_ENTRY(__init_end)
  50. GOT_ENTRY(__bss_end)
  51. GOT_ENTRY(__bss_start)
  52. #if defined(CONFIG_FADS)
  53. GOT_ENTRY(environment)
  54. #endif
  55. END_GOT
  56. /*
  57. * r3 - 1st arg to board_init(): IMMP pointer
  58. * r4 - 2nd arg to board_init(): boot flag
  59. */
  60. .text
  61. .long 0x27051956 /* U-Boot Magic Number */
  62. .globl version_string
  63. version_string:
  64. .ascii U_BOOT_VERSION_STRING, "\0"
  65. . = EXC_OFF_SYS_RESET
  66. .globl _start
  67. _start:
  68. /* Initialize machine status; enable machine check interrupt */
  69. /*----------------------------------------------------------------------*/
  70. li r3, MSR_KERNEL /* Set FP, ME, RI flags */
  71. mtmsr r3
  72. mtspr SRR1, r3 /* Make SRR1 match MSR */
  73. addis r0,0,0x0000 /* lets make sure that r0 is really 0 */
  74. mtspr HID0, r0 /* disable I and D caches */
  75. mfspr r3, ICR /* clear Interrupt Cause Register */
  76. mfmsr r3 /* turn off address translation */
  77. addis r4,0,0xffff
  78. ori r4,r4,0xffcf
  79. and r3,r3,r4
  80. mtmsr r3
  81. isync
  82. sync /* the MMU should be off... */
  83. in_flash:
  84. /*
  85. * Setup BATs - cannot be done in C since we don't have a stack yet
  86. */
  87. bl setup_bats
  88. /* Enable MMU.
  89. */
  90. mfmsr r3
  91. ori r3, r3, (MSR_IR | MSR_DR)
  92. mtmsr r3
  93. /* Enable and invalidate data cache.
  94. */
  95. mfspr r3, HID0
  96. mr r2, r3
  97. ori r3, r3, HID0_DCE | HID0_DCI
  98. ori r2, r2, HID0_DCE
  99. sync
  100. mtspr HID0, r3
  101. mtspr HID0, r2
  102. sync
  103. /* Allocate Initial RAM in data cache.
  104. */
  105. lis r3, CONFIG_SYS_INIT_RAM_ADDR@h
  106. ori r3, r3, CONFIG_SYS_INIT_RAM_ADDR@l
  107. li r2, 128
  108. mtctr r2
  109. 1:
  110. dcbz r0, r3
  111. addi r3, r3, 32
  112. bdnz 1b
  113. /* Lock way0 in data cache.
  114. */
  115. mfspr r3, 1011
  116. lis r2, 0xffff
  117. ori r2, r2, 0xff1f
  118. and r3, r3, r2
  119. ori r3, r3, 0x0080
  120. sync
  121. mtspr 1011, r3
  122. /*
  123. * Thisk the stack pointer *somewhere* sensible. Doesnt
  124. * matter much where as we'll move it when we relocate
  125. */
  126. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  127. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  128. li r0, 0 /* Make room for stack frame header and */
  129. stwu r0, -4(r1) /* clear final stack frame so that */
  130. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  131. /* let the C-code set up the rest */
  132. /* */
  133. /* Be careful to keep code relocatable ! */
  134. /*----------------------------------------------------------------------*/
  135. GET_GOT /* initialize GOT access */
  136. /* r3: IMMR */
  137. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  138. bl board_init_f /* run 1st part of board init code (from Flash) */
  139. /* NOTREACHED - board_init_f() does not return */
  140. .globl _start_of_vectors
  141. _start_of_vectors:
  142. /* Machine check */
  143. STD_EXCEPTION(EXC_OFF_MACH_CHCK, MachineCheck, MachineCheckException)
  144. /* Data Storage exception. "Never" generated on the 860. */
  145. STD_EXCEPTION(EXC_OFF_DATA_STOR, DataStorage, UnknownException)
  146. /* Instruction Storage exception. "Never" generated on the 860. */
  147. STD_EXCEPTION(EXC_OFF_INS_STOR, InstStorage, UnknownException)
  148. /* External Interrupt exception. */
  149. STD_EXCEPTION(EXC_OFF_EXTERNAL, ExtInterrupt, external_interrupt)
  150. /* Alignment exception. */
  151. . = EXC_OFF_ALIGN
  152. Alignment:
  153. EXCEPTION_PROLOG(SRR0, SRR1)
  154. mfspr r4,DAR
  155. stw r4,_DAR(r21)
  156. mfspr r5,DSISR
  157. stw r5,_DSISR(r21)
  158. addi r3,r1,STACK_FRAME_OVERHEAD
  159. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  160. /* Program check exception */
  161. . = EXC_OFF_PROGRAM
  162. ProgramCheck:
  163. EXCEPTION_PROLOG(SRR0, SRR1)
  164. addi r3,r1,STACK_FRAME_OVERHEAD
  165. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  166. MSR_KERNEL, COPY_EE)
  167. /* No FPU on MPC8xx. This exception is not supposed to happen.
  168. */
  169. STD_EXCEPTION(EXC_OFF_FPUNAVAIL, FPUnavailable, UnknownException)
  170. /* I guess we could implement decrementer, and may have
  171. * to someday for timekeeping.
  172. */
  173. STD_EXCEPTION(EXC_OFF_DECR, Decrementer, timer_interrupt)
  174. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  175. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  176. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  177. STD_EXCEPTION(EXC_OFF_TRACE, SingleStep, UnknownException)
  178. STD_EXCEPTION(EXC_OFF_FPUNASSIST, Trap_0e, UnknownException)
  179. STD_EXCEPTION(EXC_OFF_PMI, Trap_0f, UnknownException)
  180. STD_EXCEPTION(EXC_OFF_ITME, InstructionTransMiss, UnknownException)
  181. STD_EXCEPTION(EXC_OFF_DLTME, DataLoadTransMiss, UnknownException)
  182. STD_EXCEPTION(EXC_OFF_DSTME, DataStoreTransMiss, UnknownException)
  183. STD_EXCEPTION(EXC_OFF_IABE, InstructionBreakpoint, DebugException)
  184. STD_EXCEPTION(EXC_OFF_SMIE, SysManageInt, UnknownException)
  185. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  186. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  187. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  188. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  189. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  190. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  191. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  192. STD_EXCEPTION(0x1c00, ReservedC, UnknownException)
  193. STD_EXCEPTION(0x1d00, ReservedD, UnknownException)
  194. STD_EXCEPTION(0x1e00, ReservedE, UnknownException)
  195. STD_EXCEPTION(0x1f00, ReservedF, UnknownException)
  196. STD_EXCEPTION(EXC_OFF_RMTE, RunModeTrace, UnknownException)
  197. .globl _end_of_vectors
  198. _end_of_vectors:
  199. . = 0x3000
  200. /*
  201. * This code finishes saving the registers to the exception frame
  202. * and jumps to the appropriate handler for the exception.
  203. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  204. */
  205. .globl transfer_to_handler
  206. transfer_to_handler:
  207. stw r22,_NIP(r21)
  208. lis r22,MSR_POW@h
  209. andc r23,r23,r22
  210. stw r23,_MSR(r21)
  211. SAVE_GPR(7, r21)
  212. SAVE_4GPRS(8, r21)
  213. SAVE_8GPRS(12, r21)
  214. SAVE_8GPRS(24, r21)
  215. #if 0
  216. andi. r23,r23,MSR_PR
  217. mfspr r23,SPRG3 /* if from user, fix up tss.regs */
  218. beq 2f
  219. addi r24,r1,STACK_FRAME_OVERHEAD
  220. stw r24,PT_REGS(r23)
  221. 2: addi r2,r23,-TSS /* set r2 to current */
  222. tovirt(r2,r2,r23)
  223. #endif
  224. mflr r23
  225. andi. r24,r23,0x3f00 /* get vector offset */
  226. stw r24,TRAP(r21)
  227. li r22,0
  228. stw r22,RESULT(r21)
  229. mtspr SPRG2,r22 /* r1 is now kernel sp */
  230. #if 0
  231. addi r24,r2,TASK_STRUCT_SIZE /* check for kernel stack overflow */
  232. cmplw 0,r1,r2
  233. cmplw 1,r1,r24
  234. crand 1,1,4
  235. bgt stack_ovf /* if r2 < r1 < r2+TASK_STRUCT_SIZE */
  236. #endif
  237. lwz r24,0(r23) /* virtual address of handler */
  238. lwz r23,4(r23) /* where to go when done */
  239. mtspr SRR0,r24
  240. ori r20,r20,0x30 /* enable IR, DR */
  241. mtspr SRR1,r20
  242. mtlr r23
  243. SYNC
  244. rfi /* jump to handler, enable MMU */
  245. int_return:
  246. mfmsr r28 /* Disable interrupts */
  247. li r4,0
  248. ori r4,r4,MSR_EE
  249. andc r28,r28,r4
  250. SYNC /* Some chip revs need this... */
  251. mtmsr r28
  252. SYNC
  253. lwz r2,_CTR(r1)
  254. lwz r0,_LINK(r1)
  255. mtctr r2
  256. mtlr r0
  257. lwz r2,_XER(r1)
  258. lwz r0,_CCR(r1)
  259. mtspr XER,r2
  260. mtcrf 0xFF,r0
  261. REST_10GPRS(3, r1)
  262. REST_10GPRS(13, r1)
  263. REST_8GPRS(23, r1)
  264. REST_GPR(31, r1)
  265. lwz r2,_NIP(r1) /* Restore environment */
  266. lwz r0,_MSR(r1)
  267. mtspr SRR0,r2
  268. mtspr SRR1,r0
  269. lwz r0,GPR0(r1)
  270. lwz r2,GPR2(r1)
  271. lwz r1,GPR1(r1)
  272. SYNC
  273. rfi
  274. /* Cache functions.
  275. */
  276. .globl icache_enable
  277. icache_enable:
  278. mfspr r5,HID0 /* turn on the I cache. */
  279. ori r5,r5,0x8800 /* Instruction cache only! */
  280. addis r6,0,0xFFFF
  281. ori r6,r6,0xF7FF
  282. and r6,r5,r6 /* clear the invalidate bit */
  283. sync
  284. mtspr HID0,r5
  285. mtspr HID0,r6
  286. isync
  287. sync
  288. blr
  289. .globl icache_disable
  290. icache_disable:
  291. mfspr r5,HID0
  292. addis r6,0,0xFFFF
  293. ori r6,r6,0x7FFF
  294. and r5,r5,r6
  295. sync
  296. mtspr HID0,r5
  297. isync
  298. sync
  299. blr
  300. .globl icache_status
  301. icache_status:
  302. mfspr r3, HID0
  303. srwi r3, r3, 15 /* >>15 & 1=> select bit 16 */
  304. andi. r3, r3, 1
  305. blr
  306. .globl dcache_enable
  307. dcache_enable:
  308. mfspr r5,HID0 /* turn on the D cache. */
  309. ori r5,r5,0x4400 /* Data cache only! */
  310. mfspr r4, PVR /* read PVR */
  311. srawi r3, r4, 16 /* shift off the least 16 bits */
  312. cmpi 0, 0, r3, 0xC /* Check for Max pvr */
  313. bne NotMax
  314. ori r5,r5,0x0040 /* setting the DCFA bit, for Max rev 1 errata */
  315. NotMax:
  316. addis r6,0,0xFFFF
  317. ori r6,r6,0xFBFF
  318. and r6,r5,r6 /* clear the invalidate bit */
  319. sync
  320. mtspr HID0,r5
  321. mtspr HID0,r6
  322. isync
  323. sync
  324. blr
  325. .globl dcache_disable
  326. dcache_disable:
  327. mfspr r5,HID0
  328. addis r6,0,0xFFFF
  329. ori r6,r6,0xBFFF
  330. and r5,r5,r6
  331. sync
  332. mtspr HID0,r5
  333. isync
  334. sync
  335. blr
  336. .globl dcache_status
  337. dcache_status:
  338. mfspr r3, HID0
  339. srwi r3, r3, 14 /* >>14 & 1=> select bit 17 */
  340. andi. r3, r3, 1
  341. blr
  342. .globl dc_read
  343. dc_read:
  344. /*TODO : who uses this, what should it do?
  345. */
  346. blr
  347. .globl get_pvr
  348. get_pvr:
  349. mfspr r3, PVR
  350. blr
  351. /*------------------------------------------------------------------------------*/
  352. /*
  353. * void relocate_code (addr_sp, gd, addr_moni)
  354. *
  355. * This "function" does not return, instead it continues in RAM
  356. * after relocating the monitor code.
  357. *
  358. * r3 = dest
  359. * r4 = src
  360. * r5 = length in bytes
  361. * r6 = cachelinesize
  362. */
  363. .globl relocate_code
  364. relocate_code:
  365. mr r1, r3 /* Set new stack pointer */
  366. mr r9, r4 /* Save copy of Global Data pointer */
  367. mr r10, r5 /* Save copy of Destination Address */
  368. GET_GOT
  369. mr r3, r5 /* Destination Address */
  370. #ifdef CONFIG_SYS_RAMBOOT
  371. lis r4, CONFIG_SYS_SDRAM_BASE@h /* Source Address */
  372. ori r4, r4, CONFIG_SYS_SDRAM_BASE@l
  373. #else
  374. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  375. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  376. #endif
  377. lwz r5, GOT(__init_end)
  378. sub r5, r5, r4
  379. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  380. /*
  381. * Fix GOT pointer:
  382. *
  383. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  384. *
  385. * Offset:
  386. */
  387. sub r15, r10, r4
  388. /* First our own GOT */
  389. add r12, r12, r15
  390. /* the the one used by the C code */
  391. add r30, r30, r15
  392. /*
  393. * Now relocate code
  394. */
  395. cmplw cr1,r3,r4
  396. addi r0,r5,3
  397. srwi. r0,r0,2
  398. beq cr1,4f /* In place copy is not necessary */
  399. beq 7f /* Protect against 0 count */
  400. mtctr r0
  401. bge cr1,2f
  402. la r8,-4(r4)
  403. la r7,-4(r3)
  404. 1: lwzu r0,4(r8)
  405. stwu r0,4(r7)
  406. bdnz 1b
  407. b 4f
  408. 2: slwi r0,r0,2
  409. add r8,r4,r0
  410. add r7,r3,r0
  411. 3: lwzu r0,-4(r8)
  412. stwu r0,-4(r7)
  413. bdnz 3b
  414. 4:
  415. /* Unlock the data cache and invalidate locked area */
  416. xor r0, r0, r0
  417. mtspr 1011, r0
  418. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  419. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  420. li r0, 128
  421. mtctr r0
  422. 41:
  423. dcbi r0, r4
  424. addi r4, r4, 32
  425. bdnz 41b
  426. /*
  427. * Now flush the cache: note that we must start from a cache aligned
  428. * address. Otherwise we might miss one cache line.
  429. */
  430. cmpwi r6,0
  431. add r5,r3,r5
  432. beq 7f /* Always flush prefetch queue in any case */
  433. subi r0,r6,1
  434. andc r3,r3,r0
  435. mr r4,r3
  436. 5: dcbst 0,r4
  437. add r4,r4,r6
  438. cmplw r4,r5
  439. blt 5b
  440. sync /* Wait for all dcbst to complete on bus */
  441. mr r4,r3
  442. 6: icbi 0,r4
  443. add r4,r4,r6
  444. cmplw r4,r5
  445. blt 6b
  446. 7: sync /* Wait for all icbi to complete on bus */
  447. isync
  448. /*
  449. * We are done. Do not return, instead branch to second part of board
  450. * initialization, now running from RAM.
  451. */
  452. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  453. mtlr r0
  454. blr
  455. in_ram:
  456. /*
  457. * Relocation Function, r12 point to got2+0x8000
  458. *
  459. * Adjust got2 pointers, no need to check for 0, this code
  460. * already puts a few entries in the table.
  461. */
  462. li r0,__got2_entries@sectoff@l
  463. la r3,GOT(_GOT2_TABLE_)
  464. lwz r11,GOT(_GOT2_TABLE_)
  465. mtctr r0
  466. sub r11,r3,r11
  467. addi r3,r3,-4
  468. 1: lwzu r0,4(r3)
  469. cmpwi r0,0
  470. beq- 2f
  471. add r0,r0,r11
  472. stw r0,0(r3)
  473. 2: bdnz 1b
  474. /*
  475. * Now adjust the fixups and the pointers to the fixups
  476. * in case we need to move ourselves again.
  477. */
  478. li r0,__fixup_entries@sectoff@l
  479. lwz r3,GOT(_FIXUP_TABLE_)
  480. cmpwi r0,0
  481. mtctr r0
  482. addi r3,r3,-4
  483. beq 4f
  484. 3: lwzu r4,4(r3)
  485. lwzux r0,r4,r11
  486. cmpwi r0,0
  487. add r0,r0,r11
  488. stw r4,0(r3)
  489. beq- 5f
  490. stw r0,0(r4)
  491. 5: bdnz 3b
  492. 4:
  493. clear_bss:
  494. /*
  495. * Now clear BSS segment
  496. */
  497. lwz r3,GOT(__bss_start)
  498. lwz r4,GOT(__bss_end)
  499. cmplw 0, r3, r4
  500. beq 6f
  501. li r0, 0
  502. 5:
  503. stw r0, 0(r3)
  504. addi r3, r3, 4
  505. cmplw 0, r3, r4
  506. blt 5b
  507. 6:
  508. mr r3, r9 /* Global Data pointer */
  509. mr r4, r10 /* Destination Address */
  510. bl board_init_r
  511. /*
  512. * Copy exception vector code to low memory
  513. *
  514. * r3: dest_addr
  515. * r7: source address, r8: end address, r9: target address
  516. */
  517. .globl trap_init
  518. trap_init:
  519. mflr r4 /* save link register */
  520. GET_GOT
  521. lwz r7, GOT(_start)
  522. lwz r8, GOT(_end_of_vectors)
  523. li r9, 0x100 /* reset vector always at 0x100 */
  524. cmplw 0, r7, r8
  525. bgelr /* return if r7>=r8 - just in case */
  526. 1:
  527. lwz r0, 0(r7)
  528. stw r0, 0(r9)
  529. addi r7, r7, 4
  530. addi r9, r9, 4
  531. cmplw 0, r7, r8
  532. bne 1b
  533. /*
  534. * relocate `hdlr' and `int_return' entries
  535. */
  536. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  537. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  538. 2:
  539. bl trap_reloc
  540. addi r7, r7, 0x100 /* next exception vector */
  541. cmplw 0, r7, r8
  542. blt 2b
  543. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  544. bl trap_reloc
  545. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  546. bl trap_reloc
  547. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  548. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  549. 3:
  550. bl trap_reloc
  551. addi r7, r7, 0x100 /* next exception vector */
  552. cmplw 0, r7, r8
  553. blt 3b
  554. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  555. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  556. 4:
  557. bl trap_reloc
  558. addi r7, r7, 0x100 /* next exception vector */
  559. cmplw 0, r7, r8
  560. blt 4b
  561. mtlr r4 /* restore link register */
  562. blr
  563. /* Setup the BAT registers.
  564. */
  565. setup_bats:
  566. lis r4, CONFIG_SYS_IBAT0L@h
  567. ori r4, r4, CONFIG_SYS_IBAT0L@l
  568. lis r3, CONFIG_SYS_IBAT0U@h
  569. ori r3, r3, CONFIG_SYS_IBAT0U@l
  570. mtspr IBAT0L, r4
  571. mtspr IBAT0U, r3
  572. isync
  573. lis r4, CONFIG_SYS_DBAT0L@h
  574. ori r4, r4, CONFIG_SYS_DBAT0L@l
  575. lis r3, CONFIG_SYS_DBAT0U@h
  576. ori r3, r3, CONFIG_SYS_DBAT0U@l
  577. mtspr DBAT0L, r4
  578. mtspr DBAT0U, r3
  579. isync
  580. lis r4, CONFIG_SYS_IBAT1L@h
  581. ori r4, r4, CONFIG_SYS_IBAT1L@l
  582. lis r3, CONFIG_SYS_IBAT1U@h
  583. ori r3, r3, CONFIG_SYS_IBAT1U@l
  584. mtspr IBAT1L, r4
  585. mtspr IBAT1U, r3
  586. isync
  587. lis r4, CONFIG_SYS_DBAT1L@h
  588. ori r4, r4, CONFIG_SYS_DBAT1L@l
  589. lis r3, CONFIG_SYS_DBAT1U@h
  590. ori r3, r3, CONFIG_SYS_DBAT1U@l
  591. mtspr DBAT1L, r4
  592. mtspr DBAT1U, r3
  593. isync
  594. lis r4, CONFIG_SYS_IBAT2L@h
  595. ori r4, r4, CONFIG_SYS_IBAT2L@l
  596. lis r3, CONFIG_SYS_IBAT2U@h
  597. ori r3, r3, CONFIG_SYS_IBAT2U@l
  598. mtspr IBAT2L, r4
  599. mtspr IBAT2U, r3
  600. isync
  601. lis r4, CONFIG_SYS_DBAT2L@h
  602. ori r4, r4, CONFIG_SYS_DBAT2L@l
  603. lis r3, CONFIG_SYS_DBAT2U@h
  604. ori r3, r3, CONFIG_SYS_DBAT2U@l
  605. mtspr DBAT2L, r4
  606. mtspr DBAT2U, r3
  607. isync
  608. lis r4, CONFIG_SYS_IBAT3L@h
  609. ori r4, r4, CONFIG_SYS_IBAT3L@l
  610. lis r3, CONFIG_SYS_IBAT3U@h
  611. ori r3, r3, CONFIG_SYS_IBAT3U@l
  612. mtspr IBAT3L, r4
  613. mtspr IBAT3U, r3
  614. isync
  615. lis r4, CONFIG_SYS_DBAT3L@h
  616. ori r4, r4, CONFIG_SYS_DBAT3L@l
  617. lis r3, CONFIG_SYS_DBAT3U@h
  618. ori r3, r3, CONFIG_SYS_DBAT3U@l
  619. mtspr DBAT3L, r4
  620. mtspr DBAT3U, r3
  621. isync
  622. /* Invalidate TLBs.
  623. * -> for (val = 0; val < 0x20000; val+=0x1000)
  624. * -> tlbie(val);
  625. */
  626. lis r3, 0
  627. lis r5, 2
  628. 1:
  629. tlbie r3
  630. addi r3, r3, 0x1000
  631. cmp 0, 0, r3, r5
  632. blt 1b
  633. blr