gic.h 1.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354
  1. #ifndef __GIC_H__
  2. #define __GIC_H__
  3. /* Register offsets for the ARM generic interrupt controller (GIC) */
  4. #define GIC_DIST_OFFSET 0x1000
  5. #define GIC_CPU_OFFSET_A9 0x0100
  6. #define GIC_CPU_OFFSET_A15 0x2000
  7. /* Distributor Registers */
  8. #define GICD_CTLR 0x0000
  9. #define GICD_TYPER 0x0004
  10. #define GICD_IIDR 0x0008
  11. #define GICD_STATUSR 0x0010
  12. #define GICD_SETSPI_NSR 0x0040
  13. #define GICD_CLRSPI_NSR 0x0048
  14. #define GICD_SETSPI_SR 0x0050
  15. #define GICD_CLRSPI_SR 0x0058
  16. #define GICD_SEIR 0x0068
  17. #define GICD_IGROUPRn 0x0080
  18. #define GICD_ISENABLERn 0x0100
  19. #define GICD_ICENABLERn 0x0180
  20. #define GICD_ISPENDRn 0x0200
  21. #define GICD_ICPENDRn 0x0280
  22. #define GICD_ISACTIVERn 0x0300
  23. #define GICD_ICACTIVERn 0x0380
  24. #define GICD_IPRIORITYRn 0x0400
  25. #define GICD_ITARGETSRn 0x0800
  26. #define GICD_ICFGR 0x0c00
  27. #define GICD_IGROUPMODRn 0x0d00
  28. #define GICD_NSACRn 0x0e00
  29. #define GICD_SGIR 0x0f00
  30. #define GICD_CPENDSGIRn 0x0f10
  31. #define GICD_SPENDSGIRn 0x0f20
  32. #define GICD_IROUTERn 0x6000
  33. /* Cpu Interface Memory Mapped Registers */
  34. #define GICC_CTLR 0x0000
  35. #define GICC_PMR 0x0004
  36. #define GICC_BPR 0x0008
  37. #define GICC_IAR 0x000C
  38. #define GICC_EOIR 0x0010
  39. #define GICC_RPR 0x0014
  40. #define GICC_HPPIR 0x0018
  41. #define GICC_ABPR 0x001c
  42. #define GICC_AIAR 0x0020
  43. #define GICC_AEOIR 0x0024
  44. #define GICC_AHPPIR 0x0028
  45. #define GICC_APRn 0x00d0
  46. #define GICC_NSAPRn 0x00e0
  47. #define GICC_IIDR 0x00fc
  48. #define GICC_DIR 0x1000
  49. #endif /* __GIC_H__ */