mtu.h 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950
  1. /*
  2. * (C) Copyright 2009 Alessandro Rubini
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ASM_ARCH_MTU_H
  7. #define __ASM_ARCH_MTU_H
  8. /*
  9. * The MTU device hosts four different counters, with 4 set of
  10. * registers. These are register names.
  11. */
  12. #define MTU_IMSC 0x00 /* Interrupt mask set/clear */
  13. #define MTU_RIS 0x04 /* Raw interrupt status */
  14. #define MTU_MIS 0x08 /* Masked interrupt status */
  15. #define MTU_ICR 0x0C /* Interrupt clear register */
  16. /* per-timer registers take 0..3 as argument */
  17. #define MTU_LR(x) (0x10 + 0x10 * (x) + 0x00) /* Load value */
  18. #define MTU_VAL(x) (0x10 + 0x10 * (x) + 0x04) /* Current value */
  19. #define MTU_CR(x) (0x10 + 0x10 * (x) + 0x08) /* Control reg */
  20. #define MTU_BGLR(x) (0x10 + 0x10 * (x) + 0x0c) /* At next overflow */
  21. /* bits for the control register */
  22. #define MTU_CRn_ENA 0x80
  23. #define MTU_CRn_PERIODIC 0x40 /* if 0 = free-running */
  24. #define MTU_CRn_PRESCALE_MASK 0x0c
  25. #define MTU_CRn_PRESCALE_1 0x00
  26. #define MTU_CRn_PRESCALE_16 0x04
  27. #define MTU_CRn_PRESCALE_256 0x08
  28. #define MTU_CRn_32BITS 0x02
  29. #define MTU_CRn_ONESHOT 0x01 /* if 0 = wraps reloading from BGLR*/
  30. /* Other registers are usual amba/primecell registers, currently not used */
  31. #define MTU_ITCR 0xff0
  32. #define MTU_ITOP 0xff4
  33. #define MTU_PERIPH_ID0 0xfe0
  34. #define MTU_PERIPH_ID1 0xfe4
  35. #define MTU_PERIPH_ID2 0xfe8
  36. #define MTU_PERIPH_ID3 0xfeC
  37. #define MTU_PCELL0 0xff0
  38. #define MTU_PCELL1 0xff4
  39. #define MTU_PCELL2 0xff8
  40. #define MTU_PCELL3 0xffC
  41. #endif /* __ASM_ARCH_MTU_H */