crm_regs.h 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  7. #define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
  8. #define CCM_CCOSR 0x020c4060
  9. #define CCM_CCGR0 0x020C4068
  10. #define CCM_CCGR1 0x020C406c
  11. #define CCM_CCGR2 0x020C4070
  12. #define CCM_CCGR3 0x020C4074
  13. #define CCM_CCGR4 0x020C4078
  14. #define CCM_CCGR5 0x020C407c
  15. #define CCM_CCGR6 0x020C4080
  16. #define PMU_MISC2 0x020C8170
  17. #ifndef __ASSEMBLY__
  18. struct mxc_ccm_reg {
  19. u32 ccr; /* 0x0000 */
  20. u32 ccdr;
  21. u32 csr;
  22. u32 ccsr;
  23. u32 cacrr; /* 0x0010*/
  24. u32 cbcdr;
  25. u32 cbcmr;
  26. u32 cscmr1;
  27. u32 cscmr2; /* 0x0020 */
  28. u32 cscdr1;
  29. u32 cs1cdr;
  30. u32 cs2cdr;
  31. u32 cdcdr; /* 0x0030 */
  32. u32 chsccdr;
  33. u32 cscdr2;
  34. u32 cscdr3;
  35. u32 cscdr4; /* 0x0040 */
  36. u32 resv0;
  37. u32 cdhipr;
  38. u32 cdcr;
  39. u32 ctor; /* 0x0050 */
  40. u32 clpcr;
  41. u32 cisr;
  42. u32 cimr;
  43. u32 ccosr; /* 0x0060 */
  44. u32 cgpr;
  45. u32 CCGR0;
  46. u32 CCGR1;
  47. u32 CCGR2; /* 0x0070 */
  48. u32 CCGR3;
  49. u32 CCGR4;
  50. u32 CCGR5;
  51. u32 CCGR6; /* 0x0080 */
  52. u32 CCGR7;
  53. u32 cmeor;
  54. u32 resv[0xfdd];
  55. u32 analog_pll_sys; /* 0x4000 */
  56. u32 analog_pll_sys_set;
  57. u32 analog_pll_sys_clr;
  58. u32 analog_pll_sys_tog;
  59. u32 analog_usb1_pll_480_ctrl; /* 0x4010 */
  60. u32 analog_usb1_pll_480_ctrl_set;
  61. u32 analog_usb1_pll_480_ctrl_clr;
  62. u32 analog_usb1_pll_480_ctrl_tog;
  63. u32 analog_reserved0[4];
  64. u32 analog_pll_528; /* 0x4030 */
  65. u32 analog_pll_528_set;
  66. u32 analog_pll_528_clr;
  67. u32 analog_pll_528_tog;
  68. u32 analog_pll_528_ss; /* 0x4040 */
  69. u32 analog_reserved1[3];
  70. u32 analog_pll_528_num; /* 0x4050 */
  71. u32 analog_reserved2[3];
  72. u32 analog_pll_528_denom; /* 0x4060 */
  73. u32 analog_reserved3[3];
  74. u32 analog_pll_audio; /* 0x4070 */
  75. u32 analog_pll_audio_set;
  76. u32 analog_pll_audio_clr;
  77. u32 analog_pll_audio_tog;
  78. u32 analog_pll_audio_num; /* 0x4080*/
  79. u32 analog_reserved4[3];
  80. u32 analog_pll_audio_denom; /* 0x4090 */
  81. u32 analog_reserved5[3];
  82. u32 analog_pll_video; /* 0x40a0 */
  83. u32 analog_pll_video_set;
  84. u32 analog_pll_video_clr;
  85. u32 analog_pll_video_tog;
  86. u32 analog_pll_video_num; /* 0x40b0 */
  87. u32 analog_reserved6[3];
  88. u32 analog_pll_vedio_denon; /* 0x40c0 */
  89. u32 analog_reserved7[7];
  90. u32 analog_pll_enet; /* 0x40e0 */
  91. u32 analog_pll_enet_set;
  92. u32 analog_pll_enet_clr;
  93. u32 analog_pll_enet_tog;
  94. u32 analog_pfd_480; /* 0x40f0 */
  95. u32 analog_pfd_480_set;
  96. u32 analog_pfd_480_clr;
  97. u32 analog_pfd_480_tog;
  98. u32 analog_pfd_528; /* 0x4100 */
  99. u32 analog_pfd_528_set;
  100. u32 analog_pfd_528_clr;
  101. u32 analog_pfd_528_tog;
  102. };
  103. #endif
  104. /* Define the bits in register CCR */
  105. #define MXC_CCM_CCR_RBC_EN (1 << 27)
  106. #define MXC_CCM_CCR_REG_BYPASS_CNT_MASK (0x3F << 21)
  107. #define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET 21
  108. #define MXC_CCM_CCR_WB_COUNT_MASK 0x7
  109. #define MXC_CCM_CCR_WB_COUNT_OFFSET (1 << 16)
  110. #define MXC_CCM_CCR_COSC_EN (1 << 12)
  111. #define MXC_CCM_CCR_OSCNT_MASK 0xFF
  112. #define MXC_CCM_CCR_OSCNT_OFFSET 0
  113. /* Define the bits in register CCDR */
  114. #define MXC_CCM_CCDR_MMDC_CH1_HS_MASK (1 << 16)
  115. #define MXC_CCM_CCDR_MMDC_CH0_HS_MASK (1 << 17)
  116. /* Define the bits in register CSR */
  117. #define MXC_CCM_CSR_COSC_READY (1 << 5)
  118. #define MXC_CCM_CSR_REF_EN_B (1 << 0)
  119. /* Define the bits in register CCSR */
  120. #define MXC_CCM_CCSR_PDF_540M_AUTO_DIS (1 << 15)
  121. #define MXC_CCM_CCSR_PDF_720M_AUTO_DIS (1 << 14)
  122. #define MXC_CCM_CCSR_PDF_454M_AUTO_DIS (1 << 13)
  123. #define MXC_CCM_CCSR_PDF_508M_AUTO_DIS (1 << 12)
  124. #define MXC_CCM_CCSR_PDF_594M_AUTO_DIS (1 << 11)
  125. #define MXC_CCM_CCSR_PDF_352M_AUTO_DIS (1 << 10)
  126. #define MXC_CCM_CCSR_PDF_400M_AUTO_DIS (1 << 9)
  127. #define MXC_CCM_CCSR_STEP_SEL (1 << 8)
  128. #define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (1 << 2)
  129. #define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (1 << 1)
  130. #define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0)
  131. /* Define the bits in register CACRR */
  132. #define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
  133. #define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
  134. /* Define the bits in register CBCDR */
  135. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x7 << 27)
  136. #define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET 27
  137. #define MXC_CCM_CBCDR_PERIPH2_CLK2_SEL (1 << 26)
  138. #define MXC_CCM_CBCDR_PERIPH_CLK_SEL (1 << 25)
  139. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK (0x7 << 19)
  140. #define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET 19
  141. #define MXC_CCM_CBCDR_AXI_PODF_MASK (0x7 << 16)
  142. #define MXC_CCM_CBCDR_AXI_PODF_OFFSET 16
  143. #define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
  144. #define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
  145. #define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
  146. #define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
  147. #define MXC_CCM_CBCDR_AXI_ALT_SEL (1 << 7)
  148. #define MXC_CCM_CBCDR_AXI_SEL (1 << 6)
  149. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK (0x7 << 3)
  150. #define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET 3
  151. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7 << 0)
  152. #define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET 0
  153. /* Define the bits in register CBCMR */
  154. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK (0x7 << 29)
  155. #define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET 29
  156. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK (0x7 << 26)
  157. #define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET 26
  158. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK (0x7 << 23)
  159. #define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET 23
  160. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x3 << 21)
  161. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET 21
  162. #define MXC_CCM_CBCMR_PRE_PERIPH2_CLK2_SEL (1 << 20)
  163. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0x3 << 18)
  164. #define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET 18
  165. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK (0x3 << 16)
  166. #define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET 16
  167. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
  168. #define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
  169. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3 << 12)
  170. #define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET 12
  171. #define MXC_CCM_CBCMR_VDOAXI_CLK_SEL (1 << 11)
  172. #define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL (1 << 10)
  173. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK (0x3 << 8)
  174. #define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET 8
  175. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK (0x3 << 4)
  176. #define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET 4
  177. #define MXC_CCM_CBCMR_GPU3D_AXI_CLK_SEL (1 << 1)
  178. #define MXC_CCM_CBCMR_GPU2D_AXI_CLK_SEL (1 << 0)
  179. /* Define the bits in register CSCMR1 */
  180. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK (0x3 << 29)
  181. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET 29
  182. #define MXC_CCM_CSCMR1_ACLK_EMI_MASK (0x3 << 27)
  183. #define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET 27
  184. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK (0x7 << 23)
  185. #define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET 23
  186. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK (0x7 << 20)
  187. #define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET 20
  188. #define MXC_CCM_CSCMR1_USDHC4_CLK_SEL (1 << 19)
  189. #define MXC_CCM_CSCMR1_USDHC3_CLK_SEL (1 << 18)
  190. #define MXC_CCM_CSCMR1_USDHC2_CLK_SEL (1 << 17)
  191. #define MXC_CCM_CSCMR1_USDHC1_CLK_SEL (1 << 16)
  192. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK (0x3 << 14)
  193. #define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET 14
  194. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
  195. #define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
  196. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 10)
  197. #define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 10
  198. #define MXC_CCM_CSCMR1_PERCLK_PODF_MASK 0x3F
  199. /* Define the bits in register CSCMR2 */
  200. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK (0x3 << 19)
  201. #define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET 19
  202. #define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV (1 << 11)
  203. #define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV (1 << 10)
  204. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3F << 2)
  205. #define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 2
  206. /* Define the bits in register CSCDR1 */
  207. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK (0x7 << 25)
  208. #define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET 25
  209. #define MXC_CCM_CSCDR1_USDHC4_PODF_MASK (0x7 << 22)
  210. #define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET 22
  211. #define MXC_CCM_CSCDR1_USDHC3_PODF_MASK (0x7 << 19)
  212. #define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET 19
  213. #define MXC_CCM_CSCDR1_USDHC2_PODF_MASK (0x7 << 16)
  214. #define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET 16
  215. #define MXC_CCM_CSCDR1_USDHC1_PODF_MASK (0x7 << 11)
  216. #define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET 11
  217. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
  218. #define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
  219. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
  220. #define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
  221. #ifdef CONFIG_MX6SL
  222. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x1F
  223. #define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
  224. #else
  225. #define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x3F
  226. #endif
  227. #define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
  228. /* Define the bits in register CS1CDR */
  229. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK (0x3F << 25)
  230. #define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET 25
  231. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK (0x3F << 16)
  232. #define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET 16
  233. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK (0x3 << 9)
  234. #define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET 9
  235. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK (0x7 << 6)
  236. #define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET 6
  237. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK 0x3F
  238. #define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET 0
  239. /* Define the bits in register CS2CDR */
  240. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x3F << 21)
  241. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET 21
  242. #define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v) (((v) & 0x3f) << 21)
  243. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x7 << 18)
  244. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET 18
  245. #define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v) (((v) & 0x7) << 18)
  246. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK (0x3 << 16)
  247. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET 16
  248. #define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v) (((v) & 0x3) << 16)
  249. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK (0x7 << 12)
  250. #define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET 12
  251. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0x7 << 9)
  252. #define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET 9
  253. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK (0x7 << 6)
  254. #define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET 6
  255. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK 0x3F
  256. #define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET 0
  257. /* Define the bits in register CDCDR */
  258. #define MXC_CCM_CDCDR_HSI_TX_PODF_MASK (0x7 << 29)
  259. #define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET 29
  260. #define MXC_CCM_CDCDR_HSI_TX_CLK_SEL (1 << 28)
  261. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0x7 << 25)
  262. #define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET 25
  263. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x7 << 19)
  264. #define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET 19
  265. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x3 << 20)
  266. #define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET 20
  267. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK (0x7 << 12)
  268. #define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET 12
  269. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK (0x7 << 9)
  270. #define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET 9
  271. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK (0x3 << 7)
  272. #define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET 7
  273. /* Define the bits in register CHSCCDR */
  274. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  275. #define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET 15
  276. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK (0x7 << 12)
  277. #define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET 12
  278. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK (0x7 << 9)
  279. #define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET 9
  280. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  281. #define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET 6
  282. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK (0x7 << 3)
  283. #define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET 3
  284. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK (0x7)
  285. #define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET 0
  286. #define CHSCCDR_CLK_SEL_LDB_DI0 3
  287. #define CHSCCDR_PODF_DIVIDE_BY_3 2
  288. #define CHSCCDR_IPU_PRE_CLK_540M_PFD 5
  289. /* Define the bits in register CSCDR2 */
  290. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x3F << 19)
  291. #define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET 19
  292. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
  293. #define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET 15
  294. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK (0x7 << 12)
  295. #define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET 12
  296. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK (0x7 << 9)
  297. #define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET 9
  298. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
  299. #define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET 6
  300. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK (0x7 << 3)
  301. #define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET 3
  302. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK 0x7
  303. #define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET 0
  304. /* Define the bits in register CSCDR3 */
  305. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK (0x7 << 16)
  306. #define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET 16
  307. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK (0x3 << 14)
  308. #define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET 14
  309. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK (0x7 << 11)
  310. #define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET 11
  311. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK (0x3 << 9)
  312. #define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET 9
  313. /* Define the bits in register CDHIPR */
  314. #define MXC_CCM_CDHIPR_ARM_PODF_BUSY (1 << 16)
  315. #define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY (1 << 5)
  316. #define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY (1 << 4)
  317. #define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY (1 << 3)
  318. #define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY (1 << 2)
  319. #define MXC_CCM_CDHIPR_AHB_PODF_BUSY (1 << 1)
  320. #define MXC_CCM_CDHIPR_AXI_PODF_BUSY 1
  321. /* Define the bits in register CLPCR */
  322. #define MXC_CCM_CLPCR_MASK_L2CC_IDLE (1 << 27)
  323. #define MXC_CCM_CLPCR_MASK_SCU_IDLE (1 << 26)
  324. #define MXC_CCM_CLPCR_MASK_CORE3_WFI (1 << 25)
  325. #define MXC_CCM_CLPCR_MASK_CORE2_WFI (1 << 24)
  326. #define MXC_CCM_CLPCR_MASK_CORE1_WFI (1 << 23)
  327. #define MXC_CCM_CLPCR_MASK_CORE0_WFI (1 << 22)
  328. #define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS (1 << 21)
  329. #define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS (1 << 19)
  330. #define MXC_CCM_CLPCR_WB_CORE_AT_LPM (1 << 17)
  331. #define MXC_CCM_CLPCR_WB_PER_AT_LPM (1 << 17)
  332. #define MXC_CCM_CLPCR_COSC_PWRDOWN (1 << 11)
  333. #define MXC_CCM_CLPCR_STBY_COUNT_MASK (0x3 << 9)
  334. #define MXC_CCM_CLPCR_STBY_COUNT_OFFSET 9
  335. #define MXC_CCM_CLPCR_VSTBY (1 << 8)
  336. #define MXC_CCM_CLPCR_DIS_REF_OSC (1 << 7)
  337. #define MXC_CCM_CLPCR_SBYOS (1 << 6)
  338. #define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM (1 << 5)
  339. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK (0x3 << 3)
  340. #define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET 3
  341. #define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY (1 << 2)
  342. #define MXC_CCM_CLPCR_LPM_MASK 0x3
  343. #define MXC_CCM_CLPCR_LPM_OFFSET 0
  344. /* Define the bits in register CISR */
  345. #define MXC_CCM_CISR_ARM_PODF_LOADED (1 << 26)
  346. #define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED (1 << 23)
  347. #define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED (1 << 22)
  348. #define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED (1 << 21)
  349. #define MXC_CCM_CISR_AHB_PODF_LOADED (1 << 20)
  350. #define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED (1 << 19)
  351. #define MXC_CCM_CISR_AXI_PODF_LOADED (1 << 17)
  352. #define MXC_CCM_CISR_COSC_READY (1 << 6)
  353. #define MXC_CCM_CISR_LRF_PLL 1
  354. /* Define the bits in register CIMR */
  355. #define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED (1 << 26)
  356. #define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED (1 << 23)
  357. #define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED (1 << 22)
  358. #define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED (1 << 21)
  359. #define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED (1 << 20)
  360. #define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED (1 << 22)
  361. #define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED (1 << 17)
  362. #define MXC_CCM_CIMR_MASK_COSC_READY (1 << 6)
  363. #define MXC_CCM_CIMR_MASK_LRF_PLL 1
  364. /* Define the bits in register CCOSR */
  365. #define MXC_CCM_CCOSR_CKO2_EN_OFFSET (1 << 24)
  366. #define MXC_CCM_CCOSR_CKO2_DIV_MASK (0x7 << 21)
  367. #define MXC_CCM_CCOSR_CKO2_DIV_OFFSET 21
  368. #define MXC_CCM_CCOSR_CKO2_SEL_OFFSET 16
  369. #define MXC_CCM_CCOSR_CKO2_SEL_MASK (0x1F << 16)
  370. #define MXC_CCM_CCOSR_CKOL_EN (0x1 << 7)
  371. #define MXC_CCM_CCOSR_CKOL_DIV_MASK (0x7 << 4)
  372. #define MXC_CCM_CCOSR_CKOL_DIV_OFFSET 4
  373. #define MXC_CCM_CCOSR_CKOL_SEL_MASK 0xF
  374. #define MXC_CCM_CCOSR_CKOL_SEL_OFFSET 0
  375. /* Define the bits in registers CGPR */
  376. #define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
  377. #define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS (1 << 2)
  378. #define MXC_CCM_CGPR_PMIC_DELAY_SCALER 1
  379. /* Define the bits in registers CCGRx */
  380. #define MXC_CCM_CCGR_CG_MASK 3
  381. #define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 0
  382. #define MXC_CCM_CCGR0_AIPS_TZ1_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
  383. #define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 2
  384. #define MXC_CCM_CCGR0_AIPS_TZ2_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
  385. #define MXC_CCM_CCGR0_APBHDMA_OFFSET 4
  386. #define MXC_CCM_CCGR0_APBHDMA_MASK (3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
  387. #define MXC_CCM_CCGR0_ASRC_OFFSET 6
  388. #define MXC_CCM_CCGR0_ASRC_MASK (3 << MXC_CCM_CCGR0_ASRC_OFFSET)
  389. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET 8
  390. #define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK (3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
  391. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET 10
  392. #define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
  393. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET 12
  394. #define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
  395. #define MXC_CCM_CCGR0_CAN1_OFFSET 14
  396. #define MXC_CCM_CCGR0_CAN1_MASK (3 << MXC_CCM_CCGR0_CAN1_OFFSET)
  397. #define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET 16
  398. #define MXC_CCM_CCGR0_CAN1_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
  399. #define MXC_CCM_CCGR0_CAN2_OFFSET 18
  400. #define MXC_CCM_CCGR0_CAN2_MASK (3 << MXC_CCM_CCGR0_CAN2_OFFSET)
  401. #define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET 20
  402. #define MXC_CCM_CCGR0_CAN2_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
  403. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET 22
  404. #define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK (3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
  405. #define MXC_CCM_CCGR0_DCIC1_OFFSET 24
  406. #define MXC_CCM_CCGR0_DCIC1_MASK (3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
  407. #define MXC_CCM_CCGR0_DCIC2_OFFSET 26
  408. #define MXC_CCM_CCGR0_DCIC2_MASK (3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
  409. #define MXC_CCM_CCGR0_DTCP_OFFSET 28
  410. #define MXC_CCM_CCGR0_DTCP_MASK (3 << MXC_CCM_CCGR0_DTCP_OFFSET)
  411. #define MXC_CCM_CCGR1_ECSPI1S_OFFSET 0
  412. #define MXC_CCM_CCGR1_ECSPI1S_MASK (3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
  413. #define MXC_CCM_CCGR1_ECSPI2S_OFFSET 2
  414. #define MXC_CCM_CCGR1_ECSPI2S_MASK (3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
  415. #define MXC_CCM_CCGR1_ECSPI3S_OFFSET 4
  416. #define MXC_CCM_CCGR1_ECSPI3S_MASK (3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
  417. #define MXC_CCM_CCGR1_ECSPI4S_OFFSET 6
  418. #define MXC_CCM_CCGR1_ECSPI4S_MASK (3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
  419. #define MXC_CCM_CCGR1_ECSPI5S_OFFSET 8
  420. #define MXC_CCM_CCGR1_ECSPI5S_MASK (3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
  421. #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET 10
  422. #define MXC_CCM_CCGR1_ENET_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR1_ENET_CLK_ENABLE_OFFSET)
  423. #define MXC_CCM_CCGR1_EPIT1S_OFFSET 12
  424. #define MXC_CCM_CCGR1_EPIT1S_MASK (3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
  425. #define MXC_CCM_CCGR1_EPIT2S_OFFSET 14
  426. #define MXC_CCM_CCGR1_EPIT2S_MASK (3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
  427. #define MXC_CCM_CCGR1_ESAIS_OFFSET 16
  428. #define MXC_CCM_CCGR1_ESAIS_MASK (3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
  429. #define MXC_CCM_CCGR1_GPT_BUS_OFFSET 20
  430. #define MXC_CCM_CCGR1_GPT_BUS_MASK (3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
  431. #define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET 22
  432. #define MXC_CCM_CCGR1_GPT_SERIAL_MASK (3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
  433. #define MXC_CCM_CCGR1_GPU2D_OFFSET 24
  434. #define MXC_CCM_CCGR1_GPU2D_MASK (3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
  435. #define MXC_CCM_CCGR1_GPU3D_OFFSET 26
  436. #define MXC_CCM_CCGR1_GPU3D_MASK (3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
  437. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET 0
  438. #define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
  439. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET 4
  440. #define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
  441. #define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET 6
  442. #define MXC_CCM_CCGR2_I2C1_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
  443. #define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET 8
  444. #define MXC_CCM_CCGR2_I2C2_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
  445. #define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET 10
  446. #define MXC_CCM_CCGR2_I2C3_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
  447. #define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET 12
  448. #define MXC_CCM_CCGR2_OCOTP_CTRL_MASK (3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
  449. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET 14
  450. #define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK (3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
  451. #define MXC_CCM_CCGR2_IPMUX1_OFFSET 16
  452. #define MXC_CCM_CCGR2_IPMUX1_MASK (3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
  453. #define MXC_CCM_CCGR2_IPMUX2_OFFSET 18
  454. #define MXC_CCM_CCGR2_IPMUX2_MASK (3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
  455. #define MXC_CCM_CCGR2_IPMUX3_OFFSET 20
  456. #define MXC_CCM_CCGR2_IPMUX3_MASK (3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
  457. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET 22
  458. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
  459. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET 24
  460. #define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
  461. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET 26
  462. #define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK (3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
  463. #define MXC_CCM_CCGR3_IPU1_IPU_OFFSET 0
  464. #define MXC_CCM_CCGR3_IPU1_IPU_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
  465. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET 2
  466. #define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
  467. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET 4
  468. #define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
  469. #define MXC_CCM_CCGR3_IPU2_IPU_OFFSET 6
  470. #define MXC_CCM_CCGR3_IPU2_IPU_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
  471. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET 8
  472. #define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
  473. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET 10
  474. #define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
  475. #define MXC_CCM_CCGR3_LDB_DI0_OFFSET 12
  476. #define MXC_CCM_CCGR3_LDB_DI0_MASK (3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
  477. #define MXC_CCM_CCGR3_LDB_DI1_OFFSET 14
  478. #define MXC_CCM_CCGR3_LDB_DI1_MASK (3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
  479. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET 16
  480. #define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK (3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
  481. #define MXC_CCM_CCGR3_MLB_OFFSET 18
  482. #define MXC_CCM_CCGR3_MLB_MASK (3 << MXC_CCM_CCGR3_MLB_OFFSET)
  483. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET 20
  484. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
  485. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET 22
  486. #define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
  487. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET 24
  488. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
  489. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET 26
  490. #define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
  491. #define MXC_CCM_CCGR3_OCRAM_OFFSET 28
  492. #define MXC_CCM_CCGR3_OCRAM_MASK (3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
  493. #define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET 30
  494. #define MXC_CCM_CCGR3_OPENVGAXICLK_MASK (3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
  495. #define MXC_CCM_CCGR4_PCIE_OFFSET 0
  496. #define MXC_CCM_CCGR4_PCIE_MASK (3 << MXC_CCM_CCGR4_PCIE_OFFSET)
  497. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET 8
  498. #define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
  499. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET 12
  500. #define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
  501. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET 14
  502. #define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
  503. #define MXC_CCM_CCGR4_PWM1_OFFSET 16
  504. #define MXC_CCM_CCGR4_PWM1_MASK (3 << MXC_CCM_CCGR4_PWM1_OFFSET)
  505. #define MXC_CCM_CCGR4_PWM2_OFFSET 18
  506. #define MXC_CCM_CCGR4_PWM2_MASK (3 << MXC_CCM_CCGR4_PWM2_OFFSET)
  507. #define MXC_CCM_CCGR4_PWM3_OFFSET 20
  508. #define MXC_CCM_CCGR4_PWM3_MASK (3 << MXC_CCM_CCGR4_PWM3_OFFSET)
  509. #define MXC_CCM_CCGR4_PWM4_OFFSET 22
  510. #define MXC_CCM_CCGR4_PWM4_MASK (3 << MXC_CCM_CCGR4_PWM4_OFFSET)
  511. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET 24
  512. #define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
  513. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET 26
  514. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
  515. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET 28
  516. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
  517. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET 30
  518. #define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
  519. #define MXC_CCM_CCGR5_ROM_OFFSET 0
  520. #define MXC_CCM_CCGR5_ROM_MASK (3 << MXC_CCM_CCGR5_ROM_OFFSET)
  521. #define MXC_CCM_CCGR5_SATA_OFFSET 4
  522. #define MXC_CCM_CCGR5_SATA_MASK (3 << MXC_CCM_CCGR5_SATA_OFFSET)
  523. #define MXC_CCM_CCGR5_SDMA_OFFSET 6
  524. #define MXC_CCM_CCGR5_SDMA_MASK (3 << MXC_CCM_CCGR5_SDMA_OFFSET)
  525. #define MXC_CCM_CCGR5_SPBA_OFFSET 12
  526. #define MXC_CCM_CCGR5_SPBA_MASK (3 << MXC_CCM_CCGR5_SPBA_OFFSET)
  527. #define MXC_CCM_CCGR5_SPDIF_OFFSET 14
  528. #define MXC_CCM_CCGR5_SPDIF_MASK (3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
  529. #define MXC_CCM_CCGR5_SSI1_OFFSET 18
  530. #define MXC_CCM_CCGR5_SSI1_MASK (3 << MXC_CCM_CCGR5_SSI1_OFFSET)
  531. #define MXC_CCM_CCGR5_SSI2_OFFSET 20
  532. #define MXC_CCM_CCGR5_SSI2_MASK (3 << MXC_CCM_CCGR5_SSI2_OFFSET)
  533. #define MXC_CCM_CCGR5_SSI3_OFFSET 22
  534. #define MXC_CCM_CCGR5_SSI3_MASK (3 << MXC_CCM_CCGR5_SSI3_OFFSET)
  535. #define MXC_CCM_CCGR5_UART_OFFSET 24
  536. #define MXC_CCM_CCGR5_UART_MASK (3 << MXC_CCM_CCGR5_UART_OFFSET)
  537. #define MXC_CCM_CCGR5_UART_SERIAL_OFFSET 26
  538. #define MXC_CCM_CCGR5_UART_SERIAL_MASK (3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
  539. #define MXC_CCM_CCGR6_USBOH3_OFFSET 0
  540. #define MXC_CCM_CCGR6_USBOH3_MASK (3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
  541. #define MXC_CCM_CCGR6_USDHC1_OFFSET 2
  542. #define MXC_CCM_CCGR6_USDHC1_MASK (3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
  543. #define MXC_CCM_CCGR6_USDHC2_OFFSET 4
  544. #define MXC_CCM_CCGR6_USDHC2_MASK (3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
  545. #define MXC_CCM_CCGR6_USDHC3_OFFSET 6
  546. #define MXC_CCM_CCGR6_USDHC3_MASK (3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
  547. #define MXC_CCM_CCGR6_USDHC4_OFFSET 8
  548. #define MXC_CCM_CCGR6_USDHC4_MASK (3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
  549. #define MXC_CCM_CCGR6_EMI_SLOW_OFFSET 10
  550. #define MXC_CCM_CCGR6_EMI_SLOW_MASK (3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
  551. #define MXC_CCM_CCGR6_VDOAXICLK_OFFSET 12
  552. #define MXC_CCM_CCGR6_VDOAXICLK_MASK (3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
  553. #define BM_ANADIG_PLL_SYS_LOCK 0x80000000
  554. #define BP_ANADIG_PLL_SYS_RSVD0 20
  555. #define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
  556. #define BF_ANADIG_PLL_SYS_RSVD0(v) \
  557. (((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
  558. #define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
  559. #define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
  560. #define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
  561. #define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
  562. #define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC 14
  563. #define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
  564. #define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v) \
  565. (((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
  566. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M 0x0
  567. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
  568. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
  569. #define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR 0x3
  570. #define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
  571. #define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
  572. #define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
  573. #define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
  574. #define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
  575. #define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
  576. #define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
  577. #define BP_ANADIG_PLL_SYS_DIV_SELECT 0
  578. #define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
  579. #define BF_ANADIG_PLL_SYS_DIV_SELECT(v) \
  580. (((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
  581. #define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
  582. #define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1 17
  583. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
  584. #define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v) \
  585. (((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
  586. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
  587. #define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 14
  588. #define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
  589. #define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v) \
  590. (((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
  591. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M 0x0
  592. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
  593. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
  594. #define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR 0x3
  595. #define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
  596. #define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
  597. #define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
  598. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
  599. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
  600. #define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
  601. #define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
  602. #define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
  603. #define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
  604. #define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0 2
  605. #define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
  606. #define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v) \
  607. (((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
  608. #define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0
  609. #define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
  610. #define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v) \
  611. (((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
  612. #define BM_ANADIG_PLL_528_LOCK 0x80000000
  613. #define BP_ANADIG_PLL_528_RSVD1 19
  614. #define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
  615. #define BF_ANADIG_PLL_528_RSVD1(v) \
  616. (((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
  617. #define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
  618. #define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
  619. #define BM_ANADIG_PLL_528_BYPASS 0x00010000
  620. #define BP_ANADIG_PLL_528_BYPASS_CLK_SRC 14
  621. #define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
  622. #define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v) \
  623. (((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
  624. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M 0x0
  625. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
  626. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
  627. #define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR 0x3
  628. #define BM_ANADIG_PLL_528_ENABLE 0x00002000
  629. #define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
  630. #define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
  631. #define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
  632. #define BM_ANADIG_PLL_528_HALF_CP 0x00000200
  633. #define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
  634. #define BM_ANADIG_PLL_528_HALF_LF 0x00000080
  635. #define BP_ANADIG_PLL_528_RSVD0 1
  636. #define BM_ANADIG_PLL_528_RSVD0 0x0000007E
  637. #define BF_ANADIG_PLL_528_RSVD0(v) \
  638. (((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
  639. #define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
  640. #define BP_ANADIG_PLL_528_SS_STOP 16
  641. #define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
  642. #define BF_ANADIG_PLL_528_SS_STOP(v) \
  643. (((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
  644. #define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
  645. #define BP_ANADIG_PLL_528_SS_STEP 0
  646. #define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
  647. #define BF_ANADIG_PLL_528_SS_STEP(v) \
  648. (((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
  649. #define BP_ANADIG_PLL_528_NUM_RSVD0 30
  650. #define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
  651. #define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
  652. (((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
  653. #define BP_ANADIG_PLL_528_NUM_A 0
  654. #define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
  655. #define BF_ANADIG_PLL_528_NUM_A(v) \
  656. (((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
  657. #define BP_ANADIG_PLL_528_DENOM_RSVD0 30
  658. #define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
  659. #define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
  660. (((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
  661. #define BP_ANADIG_PLL_528_DENOM_B 0
  662. #define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
  663. #define BF_ANADIG_PLL_528_DENOM_B(v) \
  664. (((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
  665. #define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
  666. #define BP_ANADIG_PLL_AUDIO_RSVD0 22
  667. #define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
  668. #define BF_ANADIG_PLL_AUDIO_RSVD0(v) \
  669. (((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
  670. #define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
  671. #define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 19
  672. #define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
  673. #define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v) \
  674. (((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
  675. #define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
  676. #define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
  677. #define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
  678. #define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 14
  679. #define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
  680. #define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v) \
  681. (((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
  682. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M 0x0
  683. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
  684. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
  685. #define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR 0x3
  686. #define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
  687. #define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
  688. #define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
  689. #define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
  690. #define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
  691. #define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
  692. #define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
  693. #define BP_ANADIG_PLL_AUDIO_DIV_SELECT 0
  694. #define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
  695. #define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v) \
  696. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
  697. #define BP_ANADIG_PLL_AUDIO_NUM_RSVD0 30
  698. #define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
  699. #define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
  700. (((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
  701. #define BP_ANADIG_PLL_AUDIO_NUM_A 0
  702. #define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
  703. #define BF_ANADIG_PLL_AUDIO_NUM_A(v) \
  704. (((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
  705. #define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0 30
  706. #define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
  707. #define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
  708. (((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
  709. #define BP_ANADIG_PLL_AUDIO_DENOM_B 0
  710. #define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
  711. #define BF_ANADIG_PLL_AUDIO_DENOM_B(v) \
  712. (((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
  713. #define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
  714. #define BP_ANADIG_PLL_VIDEO_RSVD0 22
  715. #define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
  716. #define BF_ANADIG_PLL_VIDEO_RSVD0(v) \
  717. (((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
  718. #define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
  719. #define BP_ANADIG_PLL_VIDEO_TEST_DIV_SELECT 19
  720. #define BM_ANADIG_PLL_VIDEO_TEST_DIV_SELECT 0x00180000
  721. #define BF_ANADIG_PLL_VIDEO_TEST_DIV_SELECT(v) \
  722. (((v) << 19) & BM_ANADIG_PLL_VIDEO_TEST_DIV_SELECT)
  723. #define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
  724. #define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
  725. #define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
  726. #define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 14
  727. #define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
  728. #define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v) \
  729. (((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
  730. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M 0x0
  731. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
  732. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
  733. #define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR 0x3
  734. #define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
  735. #define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
  736. #define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
  737. #define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
  738. #define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
  739. #define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
  740. #define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
  741. #define BP_ANADIG_PLL_VIDEO_DIV_SELECT 0
  742. #define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
  743. #define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v) \
  744. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
  745. #define BP_ANADIG_PLL_VIDEO_NUM_RSVD0 30
  746. #define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
  747. #define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
  748. (((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
  749. #define BP_ANADIG_PLL_VIDEO_NUM_A 0
  750. #define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
  751. #define BF_ANADIG_PLL_VIDEO_NUM_A(v) \
  752. (((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
  753. #define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0 30
  754. #define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
  755. #define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
  756. (((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
  757. #define BP_ANADIG_PLL_VIDEO_DENOM_B 0
  758. #define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
  759. #define BF_ANADIG_PLL_VIDEO_DENOM_B(v) \
  760. (((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
  761. #define BM_ANADIG_PLL_ENET_LOCK 0x80000000
  762. #define BP_ANADIG_PLL_ENET_RSVD1 21
  763. #define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
  764. #define BF_ANADIG_PLL_ENET_RSVD1(v) \
  765. (((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
  766. #define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
  767. #define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
  768. #define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
  769. #define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
  770. #define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
  771. #define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC 14
  772. #define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
  773. #define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v) \
  774. (((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
  775. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M 0x0
  776. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
  777. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
  778. #define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR 0x3
  779. #define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
  780. #define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
  781. #define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
  782. #define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
  783. #define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
  784. #define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
  785. #define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
  786. #define BP_ANADIG_PLL_ENET_RSVD0 2
  787. #define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
  788. #define BF_ANADIG_PLL_ENET_RSVD0(v) \
  789. (((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
  790. #define BP_ANADIG_PLL_ENET_DIV_SELECT 0
  791. #define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
  792. #define BF_ANADIG_PLL_ENET_DIV_SELECT(v) \
  793. (((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
  794. #define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
  795. #define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
  796. #define BP_ANADIG_PFD_480_PFD3_FRAC 24
  797. #define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
  798. #define BF_ANADIG_PFD_480_PFD3_FRAC(v) \
  799. (((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
  800. #define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
  801. #define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
  802. #define BP_ANADIG_PFD_480_PFD2_FRAC 16
  803. #define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
  804. #define BF_ANADIG_PFD_480_PFD2_FRAC(v) \
  805. (((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
  806. #define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
  807. #define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
  808. #define BP_ANADIG_PFD_480_PFD1_FRAC 8
  809. #define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
  810. #define BF_ANADIG_PFD_480_PFD1_FRAC(v) \
  811. (((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
  812. #define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
  813. #define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
  814. #define BP_ANADIG_PFD_480_PFD0_FRAC 0
  815. #define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
  816. #define BF_ANADIG_PFD_480_PFD0_FRAC(v) \
  817. (((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
  818. #define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
  819. #define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
  820. #define BP_ANADIG_PFD_528_PFD3_FRAC 24
  821. #define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
  822. #define BF_ANADIG_PFD_528_PFD3_FRAC(v) \
  823. (((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
  824. #define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
  825. #define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
  826. #define BP_ANADIG_PFD_528_PFD2_FRAC 16
  827. #define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
  828. #define BF_ANADIG_PFD_528_PFD2_FRAC(v) \
  829. (((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
  830. #define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
  831. #define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
  832. #define BP_ANADIG_PFD_528_PFD1_FRAC 8
  833. #define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
  834. #define BF_ANADIG_PFD_528_PFD1_FRAC(v) \
  835. (((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
  836. #define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
  837. #define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
  838. #define BP_ANADIG_PFD_528_PFD0_FRAC 0
  839. #define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
  840. #define BF_ANADIG_PFD_528_PFD0_FRAC(v) \
  841. (((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
  842. #endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */