xilinx_tb_wdt.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx AXI platforms watchdog timer driver.
  4. *
  5. * Author(s): Michal Simek <michal.simek@xilinx.com>
  6. * Shreenidhi Shedi <yesshedi@gmail.com>
  7. *
  8. * Copyright (c) 2011-2018 Xilinx Inc.
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <wdt.h>
  13. #include <linux/io.h>
  14. #define XWT_CSR0_WRS_MASK 0x00000008 /* Reset status Mask */
  15. #define XWT_CSR0_WDS_MASK 0x00000004 /* Timer state Mask */
  16. #define XWT_CSR0_EWDT1_MASK 0x00000002 /* Enable bit 1 Mask*/
  17. #define XWT_CSRX_EWDT2_MASK 0x00000001 /* Enable bit 2 Mask */
  18. struct watchdog_regs {
  19. u32 twcsr0; /* 0x0 */
  20. u32 twcsr1; /* 0x4 */
  21. u32 tbr; /* 0x8 */
  22. };
  23. struct xlnx_wdt_platdata {
  24. bool enable_once;
  25. struct watchdog_regs *regs;
  26. };
  27. static int xlnx_wdt_reset(struct udevice *dev)
  28. {
  29. u32 reg;
  30. struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
  31. debug("%s ", __func__);
  32. /* Read the current contents of TCSR0 */
  33. reg = readl(&platdata->regs->twcsr0);
  34. /* Clear the watchdog WDS bit */
  35. if (reg & (XWT_CSR0_EWDT1_MASK | XWT_CSRX_EWDT2_MASK))
  36. writel(reg | XWT_CSR0_WDS_MASK, &platdata->regs->twcsr0);
  37. return 0;
  38. }
  39. static int xlnx_wdt_stop(struct udevice *dev)
  40. {
  41. u32 reg;
  42. struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
  43. if (platdata->enable_once) {
  44. debug("Can't stop Xilinx watchdog.\n");
  45. return -EBUSY;
  46. }
  47. /* Read the current contents of TCSR0 */
  48. reg = readl(&platdata->regs->twcsr0);
  49. writel(reg & ~XWT_CSR0_EWDT1_MASK, &platdata->regs->twcsr0);
  50. writel(~XWT_CSRX_EWDT2_MASK, &platdata->regs->twcsr1);
  51. debug("Watchdog disabled!\n");
  52. return 0;
  53. }
  54. static int xlnx_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
  55. {
  56. struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
  57. debug("%s:\n", __func__);
  58. writel((XWT_CSR0_WRS_MASK | XWT_CSR0_WDS_MASK | XWT_CSR0_EWDT1_MASK),
  59. &platdata->regs->twcsr0);
  60. writel(XWT_CSRX_EWDT2_MASK, &platdata->regs->twcsr1);
  61. return 0;
  62. }
  63. static int xlnx_wdt_probe(struct udevice *dev)
  64. {
  65. debug("%s: Probing wdt%u\n", __func__, dev->seq);
  66. return 0;
  67. }
  68. static int xlnx_wdt_ofdata_to_platdata(struct udevice *dev)
  69. {
  70. struct xlnx_wdt_platdata *platdata = dev_get_platdata(dev);
  71. platdata->regs = (struct watchdog_regs *)dev_read_addr(dev);
  72. if (IS_ERR(platdata->regs))
  73. return PTR_ERR(platdata->regs);
  74. platdata->enable_once = dev_read_u32_default(dev,
  75. "xlnx,wdt-enable-once", 0);
  76. debug("%s: wdt-enable-once %d\n", __func__, platdata->enable_once);
  77. return 0;
  78. }
  79. static const struct wdt_ops xlnx_wdt_ops = {
  80. .start = xlnx_wdt_start,
  81. .reset = xlnx_wdt_reset,
  82. .stop = xlnx_wdt_stop,
  83. };
  84. static const struct udevice_id xlnx_wdt_ids[] = {
  85. { .compatible = "xlnx,xps-timebase-wdt-1.00.a", },
  86. { .compatible = "xlnx,xps-timebase-wdt-1.01.a", },
  87. {},
  88. };
  89. U_BOOT_DRIVER(xlnx_wdt) = {
  90. .name = "xlnx_wdt",
  91. .id = UCLASS_WDT,
  92. .of_match = xlnx_wdt_ids,
  93. .probe = xlnx_wdt_probe,
  94. .platdata_auto_alloc_size = sizeof(struct xlnx_wdt_platdata),
  95. .ofdata_to_platdata = xlnx_wdt_ofdata_to_platdata,
  96. .ops = &xlnx_wdt_ops,
  97. };