pic32.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Microchip PIC32 MUSB "glue layer"
  4. *
  5. * Copyright (C) 2015, Microchip Technology Inc.
  6. * Cristian Birsan <cristian.birsan@microchip.com>
  7. * Purna Chandra Mandal <purna.mandal@microchip.com>
  8. *
  9. * Based on the dsps "glue layer" code.
  10. */
  11. #include <common.h>
  12. #include <linux/usb/musb.h>
  13. #include "linux-compat.h"
  14. #include "musb_core.h"
  15. #include "musb_uboot.h"
  16. DECLARE_GLOBAL_DATA_PTR;
  17. #define PIC32_TX_EP_MASK 0x0f /* EP0 + 7 Tx EPs */
  18. #define PIC32_RX_EP_MASK 0x0e /* 7 Rx EPs */
  19. #define MUSB_SOFTRST 0x7f
  20. #define MUSB_SOFTRST_NRST BIT(0)
  21. #define MUSB_SOFTRST_NRSTX BIT(1)
  22. #define USBCRCON 0
  23. #define USBCRCON_USBWKUPEN BIT(0) /* Enable Wakeup Interrupt */
  24. #define USBCRCON_USBRIE BIT(1) /* Enable Remote resume Interrupt */
  25. #define USBCRCON_USBIE BIT(2) /* Enable USB General interrupt */
  26. #define USBCRCON_SENDMONEN BIT(3) /* Enable Session End VBUS monitoring */
  27. #define USBCRCON_BSVALMONEN BIT(4) /* Enable B-Device VBUS monitoring */
  28. #define USBCRCON_ASVALMONEN BIT(5) /* Enable A-Device VBUS monitoring */
  29. #define USBCRCON_VBUSMONEN BIT(6) /* Enable VBUS monitoring */
  30. #define USBCRCON_PHYIDEN BIT(7) /* PHY ID monitoring enable */
  31. #define USBCRCON_USBIDVAL BIT(8) /* USB ID value */
  32. #define USBCRCON_USBIDOVEN BIT(9) /* USB ID override enable */
  33. #define USBCRCON_USBWK BIT(24) /* USB Wakeup Status */
  34. #define USBCRCON_USBRF BIT(25) /* USB Resume Status */
  35. #define USBCRCON_USBIF BIT(26) /* USB General Interrupt Status */
  36. /* PIC32 controller data */
  37. struct pic32_musb_data {
  38. struct musb_host_data mdata;
  39. struct device dev;
  40. void __iomem *musb_glue;
  41. };
  42. #define to_pic32_musb_data(d) \
  43. container_of(d, struct pic32_musb_data, dev)
  44. static void pic32_musb_disable(struct musb *musb)
  45. {
  46. /* no way to shut the controller */
  47. }
  48. static int pic32_musb_enable(struct musb *musb)
  49. {
  50. /* soft reset by NRSTx */
  51. musb_writeb(musb->mregs, MUSB_SOFTRST, MUSB_SOFTRST_NRSTX);
  52. /* set mode */
  53. musb_platform_set_mode(musb, musb->board_mode);
  54. return 0;
  55. }
  56. static irqreturn_t pic32_interrupt(int irq, void *hci)
  57. {
  58. struct musb *musb = hci;
  59. irqreturn_t ret = IRQ_NONE;
  60. u32 epintr, usbintr;
  61. /* ack usb core interrupts */
  62. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  63. if (musb->int_usb)
  64. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  65. /* ack endpoint interrupts */
  66. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX) & PIC32_RX_EP_MASK;
  67. if (musb->int_rx)
  68. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  69. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX) & PIC32_TX_EP_MASK;
  70. if (musb->int_tx)
  71. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  72. /* drop spurious RX and TX if device is disconnected */
  73. if (musb->int_usb & MUSB_INTR_DISCONNECT) {
  74. musb->int_tx = 0;
  75. musb->int_rx = 0;
  76. }
  77. if (musb->int_tx || musb->int_rx || musb->int_usb)
  78. ret = musb_interrupt(musb);
  79. return ret;
  80. }
  81. static int pic32_musb_set_mode(struct musb *musb, u8 mode)
  82. {
  83. struct device *dev = musb->controller;
  84. struct pic32_musb_data *pdata = to_pic32_musb_data(dev);
  85. switch (mode) {
  86. case MUSB_HOST:
  87. clrsetbits_le32(pdata->musb_glue + USBCRCON,
  88. USBCRCON_USBIDVAL, USBCRCON_USBIDOVEN);
  89. break;
  90. case MUSB_PERIPHERAL:
  91. setbits_le32(pdata->musb_glue + USBCRCON,
  92. USBCRCON_USBIDVAL | USBCRCON_USBIDOVEN);
  93. break;
  94. case MUSB_OTG:
  95. dev_err(dev, "support for OTG is unimplemented\n");
  96. break;
  97. default:
  98. dev_err(dev, "unsupported mode %d\n", mode);
  99. return -EINVAL;
  100. }
  101. return 0;
  102. }
  103. static int pic32_musb_init(struct musb *musb)
  104. {
  105. struct pic32_musb_data *pdata = to_pic32_musb_data(musb->controller);
  106. u32 ctrl, hwvers;
  107. u8 power;
  108. /* Returns zero if not clocked */
  109. hwvers = musb_read_hwvers(musb->mregs);
  110. if (!hwvers)
  111. return -ENODEV;
  112. /* Reset the musb */
  113. power = musb_readb(musb->mregs, MUSB_POWER);
  114. power = power | MUSB_POWER_RESET;
  115. musb_writeb(musb->mregs, MUSB_POWER, power);
  116. mdelay(100);
  117. /* Start the on-chip PHY and its PLL. */
  118. power = power & ~MUSB_POWER_RESET;
  119. musb_writeb(musb->mregs, MUSB_POWER, power);
  120. musb->isr = pic32_interrupt;
  121. ctrl = USBCRCON_USBIF | USBCRCON_USBRF |
  122. USBCRCON_USBWK | USBCRCON_USBIDOVEN |
  123. USBCRCON_PHYIDEN | USBCRCON_USBIE |
  124. USBCRCON_USBRIE | USBCRCON_USBWKUPEN |
  125. USBCRCON_VBUSMONEN;
  126. writel(ctrl, pdata->musb_glue + USBCRCON);
  127. return 0;
  128. }
  129. /* PIC32 supports only 32bit read operation */
  130. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  131. {
  132. void __iomem *fifo = hw_ep->fifo;
  133. u32 val, rem = len % 4;
  134. /* USB stack ensures dst is always 32bit aligned. */
  135. readsl(fifo, dst, len / 4);
  136. if (rem) {
  137. dst += len & ~0x03;
  138. val = musb_readl(fifo, 0);
  139. memcpy(dst, &val, rem);
  140. }
  141. }
  142. const struct musb_platform_ops pic32_musb_ops = {
  143. .init = pic32_musb_init,
  144. .set_mode = pic32_musb_set_mode,
  145. .disable = pic32_musb_disable,
  146. .enable = pic32_musb_enable,
  147. };
  148. /* PIC32 default FIFO config - fits in 8KB */
  149. static struct musb_fifo_cfg pic32_musb_fifo_config[] = {
  150. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  151. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  152. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  153. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  154. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  155. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  156. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  157. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  158. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  159. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  160. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  161. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  162. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  163. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  164. };
  165. static struct musb_hdrc_config pic32_musb_config = {
  166. .fifo_cfg = pic32_musb_fifo_config,
  167. .fifo_cfg_size = ARRAY_SIZE(pic32_musb_fifo_config),
  168. .multipoint = 1,
  169. .dyn_fifo = 1,
  170. .num_eps = 8,
  171. .ram_bits = 11,
  172. };
  173. /* PIC32 has one MUSB controller which can be host or gadget */
  174. static struct musb_hdrc_platform_data pic32_musb_plat = {
  175. .mode = MUSB_HOST,
  176. .config = &pic32_musb_config,
  177. .power = 250, /* 500mA */
  178. .platform_ops = &pic32_musb_ops,
  179. };
  180. static int musb_usb_probe(struct udevice *dev)
  181. {
  182. struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
  183. struct pic32_musb_data *pdata = dev_get_priv(dev);
  184. struct musb_host_data *mdata = &pdata->mdata;
  185. struct fdt_resource mc, glue;
  186. void *fdt = (void *)gd->fdt_blob;
  187. int node = dev_of_offset(dev);
  188. void __iomem *mregs;
  189. int ret;
  190. priv->desc_before_addr = true;
  191. ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
  192. "mc", &mc);
  193. if (ret < 0) {
  194. printf("pic32-musb: resource \"mc\" not found\n");
  195. return ret;
  196. }
  197. ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
  198. "control", &glue);
  199. if (ret < 0) {
  200. printf("pic32-musb: resource \"control\" not found\n");
  201. return ret;
  202. }
  203. mregs = ioremap(mc.start, fdt_resource_size(&mc));
  204. pdata->musb_glue = ioremap(glue.start, fdt_resource_size(&glue));
  205. /* init controller */
  206. #ifdef CONFIG_USB_MUSB_HOST
  207. mdata->host = musb_init_controller(&pic32_musb_plat,
  208. &pdata->dev, mregs);
  209. if (!mdata->host)
  210. return -EIO;
  211. ret = musb_lowlevel_init(mdata);
  212. #else
  213. pic32_musb_plat.mode = MUSB_PERIPHERAL;
  214. ret = musb_register(&pic32_musb_plat, &pdata->dev, mregs);
  215. #endif
  216. if (ret == 0)
  217. printf("PIC32 MUSB OTG\n");
  218. return ret;
  219. }
  220. static int musb_usb_remove(struct udevice *dev)
  221. {
  222. struct pic32_musb_data *pdata = dev_get_priv(dev);
  223. musb_stop(pdata->mdata.host);
  224. return 0;
  225. }
  226. static const struct udevice_id pic32_musb_ids[] = {
  227. { .compatible = "microchip,pic32mzda-usb" },
  228. { }
  229. };
  230. U_BOOT_DRIVER(usb_musb) = {
  231. .name = "pic32-musb",
  232. .id = UCLASS_USB,
  233. .of_match = pic32_musb_ids,
  234. .probe = musb_usb_probe,
  235. .remove = musb_usb_remove,
  236. #ifdef CONFIG_USB_MUSB_HOST
  237. .ops = &musb_usb_ops,
  238. #endif
  239. .platdata_auto_alloc_size = sizeof(struct usb_platdata),
  240. .priv_auto_alloc_size = sizeof(struct pic32_musb_data),
  241. };