musb_dsps.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Texas Instruments DSPS platforms "glue layer"
  4. *
  5. * Copyright (C) 2012, by Texas Instruments
  6. *
  7. * Based on the am35x "glue layer" code.
  8. *
  9. * This file is part of the Inventra Controller Driver for Linux.
  10. *
  11. * musb_dsps.c will be a common file for all the TI DSPS platforms
  12. * such as dm64x, dm36x, dm35x, da8x, am35x and ti81x.
  13. * For now only ti81x is using this and in future davinci.c, am35x.c
  14. * da8xx.c would be merged to this file after testing.
  15. */
  16. #ifndef __UBOOT__
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/err.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/module.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_address.h>
  27. #include <plat/usb.h>
  28. #else
  29. #include <common.h>
  30. #include <asm/omap_musb.h>
  31. #include "linux-compat.h"
  32. #endif
  33. #include "musb_core.h"
  34. /**
  35. * avoid using musb_readx()/musb_writex() as glue layer should not be
  36. * dependent on musb core layer symbols.
  37. */
  38. static inline u8 dsps_readb(const void __iomem *addr, unsigned offset)
  39. { return __raw_readb(addr + offset); }
  40. static inline u32 dsps_readl(const void __iomem *addr, unsigned offset)
  41. { return __raw_readl(addr + offset); }
  42. static inline void dsps_writeb(void __iomem *addr, unsigned offset, u8 data)
  43. { __raw_writeb(data, addr + offset); }
  44. static inline void dsps_writel(void __iomem *addr, unsigned offset, u32 data)
  45. { __raw_writel(data, addr + offset); }
  46. /**
  47. * DSPS musb wrapper register offset.
  48. * FIXME: This should be expanded to have all the wrapper registers from TI DSPS
  49. * musb ips.
  50. */
  51. struct dsps_musb_wrapper {
  52. u16 revision;
  53. u16 control;
  54. u16 status;
  55. u16 eoi;
  56. u16 epintr_set;
  57. u16 epintr_clear;
  58. u16 epintr_status;
  59. u16 coreintr_set;
  60. u16 coreintr_clear;
  61. u16 coreintr_status;
  62. u16 phy_utmi;
  63. u16 mode;
  64. /* bit positions for control */
  65. unsigned reset:5;
  66. /* bit positions for interrupt */
  67. unsigned usb_shift:5;
  68. u32 usb_mask;
  69. u32 usb_bitmap;
  70. unsigned drvvbus:5;
  71. unsigned txep_shift:5;
  72. u32 txep_mask;
  73. u32 txep_bitmap;
  74. unsigned rxep_shift:5;
  75. u32 rxep_mask;
  76. u32 rxep_bitmap;
  77. /* bit positions for phy_utmi */
  78. unsigned otg_disable:5;
  79. /* bit positions for mode */
  80. unsigned iddig:5;
  81. /* miscellaneous stuff */
  82. u32 musb_core_offset;
  83. u8 poll_seconds;
  84. };
  85. static const struct dsps_musb_wrapper ti81xx_driver_data __devinitconst = {
  86. .revision = 0x00,
  87. .control = 0x14,
  88. .status = 0x18,
  89. .eoi = 0x24,
  90. .epintr_set = 0x38,
  91. .epintr_clear = 0x40,
  92. .epintr_status = 0x30,
  93. .coreintr_set = 0x3c,
  94. .coreintr_clear = 0x44,
  95. .coreintr_status = 0x34,
  96. .phy_utmi = 0xe0,
  97. .mode = 0xe8,
  98. .reset = 0,
  99. .otg_disable = 21,
  100. .iddig = 8,
  101. .usb_shift = 0,
  102. .usb_mask = 0x1ff,
  103. .usb_bitmap = (0x1ff << 0),
  104. .drvvbus = 8,
  105. .txep_shift = 0,
  106. .txep_mask = 0xffff,
  107. .txep_bitmap = (0xffff << 0),
  108. .rxep_shift = 16,
  109. .rxep_mask = 0xfffe,
  110. .rxep_bitmap = (0xfffe << 16),
  111. .musb_core_offset = 0x400,
  112. .poll_seconds = 2,
  113. };
  114. /**
  115. * DSPS glue structure.
  116. */
  117. struct dsps_glue {
  118. struct device *dev;
  119. struct platform_device *musb; /* child musb pdev */
  120. const struct dsps_musb_wrapper *wrp; /* wrapper register offsets */
  121. struct timer_list timer; /* otg_workaround timer */
  122. };
  123. /**
  124. * dsps_musb_enable - enable interrupts
  125. */
  126. #ifndef __UBOOT__
  127. static void dsps_musb_enable(struct musb *musb)
  128. #else
  129. static int dsps_musb_enable(struct musb *musb)
  130. #endif
  131. {
  132. #ifndef __UBOOT__
  133. struct device *dev = musb->controller;
  134. struct platform_device *pdev = to_platform_device(dev->parent);
  135. struct dsps_glue *glue = platform_get_drvdata(pdev);
  136. const struct dsps_musb_wrapper *wrp = glue->wrp;
  137. #else
  138. const struct dsps_musb_wrapper *wrp = &ti81xx_driver_data;
  139. #endif
  140. void __iomem *reg_base = musb->ctrl_base;
  141. u32 epmask, coremask;
  142. /* Workaround: setup IRQs through both register sets. */
  143. epmask = ((musb->epmask & wrp->txep_mask) << wrp->txep_shift) |
  144. ((musb->epmask & wrp->rxep_mask) << wrp->rxep_shift);
  145. coremask = (wrp->usb_bitmap & ~MUSB_INTR_SOF);
  146. dsps_writel(reg_base, wrp->epintr_set, epmask);
  147. dsps_writel(reg_base, wrp->coreintr_set, coremask);
  148. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  149. #ifndef __UBOOT__
  150. if (is_otg_enabled(musb))
  151. dsps_writel(reg_base, wrp->coreintr_set,
  152. (1 << wrp->drvvbus) << wrp->usb_shift);
  153. #else
  154. return 0;
  155. #endif
  156. }
  157. /**
  158. * dsps_musb_disable - disable HDRC and flush interrupts
  159. */
  160. static void dsps_musb_disable(struct musb *musb)
  161. {
  162. #ifndef __UBOOT__
  163. struct device *dev = musb->controller;
  164. struct platform_device *pdev = to_platform_device(dev->parent);
  165. struct dsps_glue *glue = platform_get_drvdata(pdev);
  166. const struct dsps_musb_wrapper *wrp = glue->wrp;
  167. void __iomem *reg_base = musb->ctrl_base;
  168. dsps_writel(reg_base, wrp->coreintr_clear, wrp->usb_bitmap);
  169. dsps_writel(reg_base, wrp->epintr_clear,
  170. wrp->txep_bitmap | wrp->rxep_bitmap);
  171. dsps_writeb(musb->mregs, MUSB_DEVCTL, 0);
  172. dsps_writel(reg_base, wrp->eoi, 0);
  173. #endif
  174. }
  175. #ifndef __UBOOT__
  176. static void otg_timer(unsigned long _musb)
  177. {
  178. struct musb *musb = (void *)_musb;
  179. void __iomem *mregs = musb->mregs;
  180. struct device *dev = musb->controller;
  181. struct platform_device *pdev = to_platform_device(dev->parent);
  182. struct dsps_glue *glue = platform_get_drvdata(pdev);
  183. const struct dsps_musb_wrapper *wrp = glue->wrp;
  184. u8 devctl;
  185. unsigned long flags;
  186. /*
  187. * We poll because DSPS IP's won't expose several OTG-critical
  188. * status change events (from the transceiver) otherwise.
  189. */
  190. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  191. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  192. otg_state_string(musb->xceiv->state));
  193. spin_lock_irqsave(&musb->lock, flags);
  194. switch (musb->xceiv->state) {
  195. case OTG_STATE_A_WAIT_BCON:
  196. devctl &= ~MUSB_DEVCTL_SESSION;
  197. dsps_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  198. devctl = dsps_readb(musb->mregs, MUSB_DEVCTL);
  199. if (devctl & MUSB_DEVCTL_BDEVICE) {
  200. musb->xceiv->state = OTG_STATE_B_IDLE;
  201. MUSB_DEV_MODE(musb);
  202. } else {
  203. musb->xceiv->state = OTG_STATE_A_IDLE;
  204. MUSB_HST_MODE(musb);
  205. }
  206. break;
  207. case OTG_STATE_A_WAIT_VFALL:
  208. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  209. dsps_writel(musb->ctrl_base, wrp->coreintr_set,
  210. MUSB_INTR_VBUSERROR << wrp->usb_shift);
  211. break;
  212. case OTG_STATE_B_IDLE:
  213. if (!is_peripheral_enabled(musb))
  214. break;
  215. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  216. if (devctl & MUSB_DEVCTL_BDEVICE)
  217. mod_timer(&glue->timer,
  218. jiffies + wrp->poll_seconds * HZ);
  219. else
  220. musb->xceiv->state = OTG_STATE_A_IDLE;
  221. break;
  222. default:
  223. break;
  224. }
  225. spin_unlock_irqrestore(&musb->lock, flags);
  226. }
  227. static void dsps_musb_try_idle(struct musb *musb, unsigned long timeout)
  228. {
  229. struct device *dev = musb->controller;
  230. struct platform_device *pdev = to_platform_device(dev->parent);
  231. struct dsps_glue *glue = platform_get_drvdata(pdev);
  232. static unsigned long last_timer;
  233. if (!is_otg_enabled(musb))
  234. return;
  235. if (timeout == 0)
  236. timeout = jiffies + msecs_to_jiffies(3);
  237. /* Never idle if active, or when VBUS timeout is not set as host */
  238. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  239. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  240. dev_dbg(musb->controller, "%s active, deleting timer\n",
  241. otg_state_string(musb->xceiv->state));
  242. del_timer(&glue->timer);
  243. last_timer = jiffies;
  244. return;
  245. }
  246. if (time_after(last_timer, timeout) && timer_pending(&glue->timer)) {
  247. dev_dbg(musb->controller,
  248. "Longer idle timer already pending, ignoring...\n");
  249. return;
  250. }
  251. last_timer = timeout;
  252. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  253. otg_state_string(musb->xceiv->state),
  254. jiffies_to_msecs(timeout - jiffies));
  255. mod_timer(&glue->timer, timeout);
  256. }
  257. #endif
  258. static irqreturn_t dsps_interrupt(int irq, void *hci)
  259. {
  260. struct musb *musb = hci;
  261. void __iomem *reg_base = musb->ctrl_base;
  262. #ifndef __UBOOT__
  263. struct device *dev = musb->controller;
  264. struct platform_device *pdev = to_platform_device(dev->parent);
  265. struct dsps_glue *glue = platform_get_drvdata(pdev);
  266. const struct dsps_musb_wrapper *wrp = glue->wrp;
  267. #else
  268. const struct dsps_musb_wrapper *wrp = &ti81xx_driver_data;
  269. #endif
  270. unsigned long flags;
  271. irqreturn_t ret = IRQ_NONE;
  272. u32 epintr, usbintr;
  273. spin_lock_irqsave(&musb->lock, flags);
  274. /* Get endpoint interrupts */
  275. epintr = dsps_readl(reg_base, wrp->epintr_status);
  276. musb->int_rx = (epintr & wrp->rxep_bitmap) >> wrp->rxep_shift;
  277. musb->int_tx = (epintr & wrp->txep_bitmap) >> wrp->txep_shift;
  278. if (epintr)
  279. dsps_writel(reg_base, wrp->epintr_status, epintr);
  280. /* Get usb core interrupts */
  281. usbintr = dsps_readl(reg_base, wrp->coreintr_status);
  282. if (!usbintr && !epintr)
  283. goto eoi;
  284. musb->int_usb = (usbintr & wrp->usb_bitmap) >> wrp->usb_shift;
  285. if (usbintr)
  286. dsps_writel(reg_base, wrp->coreintr_status, usbintr);
  287. dev_dbg(musb->controller, "usbintr (%x) epintr(%x)\n",
  288. usbintr, epintr);
  289. #ifndef __UBOOT__
  290. /*
  291. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  292. * DSPS IP's missing ID change IRQ. We need an ID change IRQ to
  293. * switch appropriately between halves of the OTG state machine.
  294. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  295. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  296. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  297. */
  298. if ((usbintr & MUSB_INTR_BABBLE) && is_host_enabled(musb))
  299. pr_info("CAUTION: musb: Babble Interrupt Occured\n");
  300. if (usbintr & ((1 << wrp->drvvbus) << wrp->usb_shift)) {
  301. int drvvbus = dsps_readl(reg_base, wrp->status);
  302. void __iomem *mregs = musb->mregs;
  303. u8 devctl = dsps_readb(mregs, MUSB_DEVCTL);
  304. int err;
  305. err = is_host_enabled(musb) && (musb->int_usb &
  306. MUSB_INTR_VBUSERROR);
  307. if (err) {
  308. /*
  309. * The Mentor core doesn't debounce VBUS as needed
  310. * to cope with device connect current spikes. This
  311. * means it's not uncommon for bus-powered devices
  312. * to get VBUS errors during enumeration.
  313. *
  314. * This is a workaround, but newer RTL from Mentor
  315. * seems to allow a better one: "re"-starting sessions
  316. * without waiting for VBUS to stop registering in
  317. * devctl.
  318. */
  319. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  320. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  321. mod_timer(&glue->timer,
  322. jiffies + wrp->poll_seconds * HZ);
  323. WARNING("VBUS error workaround (delay coming)\n");
  324. } else if (is_host_enabled(musb) && drvvbus) {
  325. musb->is_active = 1;
  326. MUSB_HST_MODE(musb);
  327. musb->xceiv->otg->default_a = 1;
  328. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  329. del_timer(&glue->timer);
  330. } else {
  331. musb->is_active = 0;
  332. MUSB_DEV_MODE(musb);
  333. musb->xceiv->otg->default_a = 0;
  334. musb->xceiv->state = OTG_STATE_B_IDLE;
  335. }
  336. /* NOTE: this must complete power-on within 100 ms. */
  337. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  338. drvvbus ? "on" : "off",
  339. otg_state_string(musb->xceiv->state),
  340. err ? " ERROR" : "",
  341. devctl);
  342. ret = IRQ_HANDLED;
  343. }
  344. #endif
  345. if (musb->int_tx || musb->int_rx || musb->int_usb)
  346. ret |= musb_interrupt(musb);
  347. eoi:
  348. /* EOI needs to be written for the IRQ to be re-asserted. */
  349. if (ret == IRQ_HANDLED || epintr || usbintr)
  350. dsps_writel(reg_base, wrp->eoi, 1);
  351. #ifndef __UBOOT__
  352. /* Poll for ID change */
  353. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  354. mod_timer(&glue->timer, jiffies + wrp->poll_seconds * HZ);
  355. #endif
  356. spin_unlock_irqrestore(&musb->lock, flags);
  357. return ret;
  358. }
  359. static int dsps_musb_init(struct musb *musb)
  360. {
  361. #ifndef __UBOOT__
  362. struct device *dev = musb->controller;
  363. struct musb_hdrc_platform_data *plat = dev->platform_data;
  364. struct platform_device *pdev = to_platform_device(dev->parent);
  365. struct dsps_glue *glue = platform_get_drvdata(pdev);
  366. const struct dsps_musb_wrapper *wrp = glue->wrp;
  367. struct omap_musb_board_data *data = plat->board_data;
  368. #else
  369. struct omap_musb_board_data *data =
  370. (struct omap_musb_board_data *)musb->controller;
  371. const struct dsps_musb_wrapper *wrp = &ti81xx_driver_data;
  372. #endif
  373. void __iomem *reg_base = musb->ctrl_base;
  374. u32 rev, val;
  375. int status;
  376. /* mentor core register starts at offset of 0x400 from musb base */
  377. musb->mregs += wrp->musb_core_offset;
  378. #ifndef __UBOOT__
  379. /* NOP driver needs change if supporting dual instance */
  380. usb_nop_xceiv_register();
  381. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  382. if (IS_ERR_OR_NULL(musb->xceiv))
  383. return -ENODEV;
  384. #endif
  385. /* Returns zero if e.g. not clocked */
  386. rev = dsps_readl(reg_base, wrp->revision);
  387. if (!rev) {
  388. status = -ENODEV;
  389. goto err0;
  390. }
  391. #ifndef __UBOOT__
  392. if (is_host_enabled(musb))
  393. setup_timer(&glue->timer, otg_timer, (unsigned long) musb);
  394. #endif
  395. /* Reset the musb */
  396. dsps_writel(reg_base, wrp->control, (1 << wrp->reset));
  397. /* Start the on-chip PHY and its PLL. */
  398. if (data->set_phy_power)
  399. data->set_phy_power(data->dev, 1);
  400. musb->isr = dsps_interrupt;
  401. /* reset the otgdisable bit, needed for host mode to work */
  402. val = dsps_readl(reg_base, wrp->phy_utmi);
  403. val &= ~(1 << wrp->otg_disable);
  404. dsps_writel(musb->ctrl_base, wrp->phy_utmi, val);
  405. /* clear level interrupt */
  406. dsps_writel(reg_base, wrp->eoi, 0);
  407. return 0;
  408. err0:
  409. #ifndef __UBOOT__
  410. usb_put_phy(musb->xceiv);
  411. usb_nop_xceiv_unregister();
  412. #endif
  413. return status;
  414. }
  415. static int dsps_musb_exit(struct musb *musb)
  416. {
  417. #ifndef __UBOOT__
  418. struct device *dev = musb->controller;
  419. struct musb_hdrc_platform_data *plat = dev->platform_data;
  420. struct omap_musb_board_data *data = plat->board_data;
  421. struct platform_device *pdev = to_platform_device(dev->parent);
  422. struct dsps_glue *glue = platform_get_drvdata(pdev);
  423. #else
  424. struct omap_musb_board_data *data =
  425. (struct omap_musb_board_data *)musb->controller;
  426. #endif
  427. #ifndef __UBOOT__
  428. if (is_host_enabled(musb))
  429. del_timer_sync(&glue->timer);
  430. #endif
  431. /* Shutdown the on-chip PHY and its PLL. */
  432. if (data->set_phy_power)
  433. data->set_phy_power(data->dev, 0);
  434. #ifndef __UBOOT__
  435. /* NOP driver needs change if supporting dual instance */
  436. usb_put_phy(musb->xceiv);
  437. usb_nop_xceiv_unregister();
  438. #endif
  439. return 0;
  440. }
  441. #ifndef __UBOOT__
  442. static struct musb_platform_ops dsps_ops = {
  443. #else
  444. struct musb_platform_ops musb_dsps_ops = {
  445. #endif
  446. .init = dsps_musb_init,
  447. .exit = dsps_musb_exit,
  448. .enable = dsps_musb_enable,
  449. .disable = dsps_musb_disable,
  450. #ifndef __UBOOT__
  451. .try_idle = dsps_musb_try_idle,
  452. #endif
  453. };
  454. #ifndef __UBOOT__
  455. static u64 musb_dmamask = DMA_BIT_MASK(32);
  456. #endif
  457. #ifndef __UBOOT__
  458. static int __devinit dsps_create_musb_pdev(struct dsps_glue *glue, u8 id)
  459. {
  460. struct device *dev = glue->dev;
  461. struct platform_device *pdev = to_platform_device(dev);
  462. struct musb_hdrc_platform_data *pdata = dev->platform_data;
  463. struct platform_device *musb;
  464. struct resource *res;
  465. struct resource resources[2];
  466. char res_name[10];
  467. int ret;
  468. /* get memory resource */
  469. sprintf(res_name, "musb%d", id);
  470. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, res_name);
  471. if (!res) {
  472. dev_err(dev, "%s get mem resource failed\n", res_name);
  473. ret = -ENODEV;
  474. goto err0;
  475. }
  476. res->parent = NULL;
  477. resources[0] = *res;
  478. /* get irq resource */
  479. sprintf(res_name, "musb%d-irq", id);
  480. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, res_name);
  481. if (!res) {
  482. dev_err(dev, "%s get irq resource failed\n", res_name);
  483. ret = -ENODEV;
  484. goto err0;
  485. }
  486. res->parent = NULL;
  487. resources[1] = *res;
  488. resources[1].name = "mc";
  489. /* allocate the child platform device */
  490. musb = platform_device_alloc("musb-hdrc", -1);
  491. if (!musb) {
  492. dev_err(dev, "failed to allocate musb device\n");
  493. ret = -ENOMEM;
  494. goto err0;
  495. }
  496. musb->dev.parent = dev;
  497. musb->dev.dma_mask = &musb_dmamask;
  498. musb->dev.coherent_dma_mask = musb_dmamask;
  499. glue->musb = musb;
  500. pdata->platform_ops = &dsps_ops;
  501. ret = platform_device_add_resources(musb, resources, 2);
  502. if (ret) {
  503. dev_err(dev, "failed to add resources\n");
  504. goto err1;
  505. }
  506. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  507. if (ret) {
  508. dev_err(dev, "failed to add platform_data\n");
  509. goto err1;
  510. }
  511. ret = platform_device_add(musb);
  512. if (ret) {
  513. dev_err(dev, "failed to register musb device\n");
  514. goto err1;
  515. }
  516. return 0;
  517. err1:
  518. platform_device_put(musb);
  519. err0:
  520. return ret;
  521. }
  522. static void __devexit dsps_delete_musb_pdev(struct dsps_glue *glue)
  523. {
  524. platform_device_del(glue->musb);
  525. platform_device_put(glue->musb);
  526. }
  527. static int __devinit dsps_probe(struct platform_device *pdev)
  528. {
  529. const struct platform_device_id *id = platform_get_device_id(pdev);
  530. const struct dsps_musb_wrapper *wrp =
  531. (struct dsps_musb_wrapper *)id->driver_data;
  532. struct dsps_glue *glue;
  533. struct resource *iomem;
  534. int ret;
  535. /* allocate glue */
  536. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  537. if (!glue) {
  538. dev_err(&pdev->dev, "unable to allocate glue memory\n");
  539. ret = -ENOMEM;
  540. goto err0;
  541. }
  542. /* get memory resource */
  543. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  544. if (!iomem) {
  545. dev_err(&pdev->dev, "failed to get usbss mem resource\n");
  546. ret = -ENODEV;
  547. goto err1;
  548. }
  549. glue->dev = &pdev->dev;
  550. glue->wrp = kmemdup(wrp, sizeof(*wrp), GFP_KERNEL);
  551. if (!glue->wrp) {
  552. dev_err(&pdev->dev, "failed to duplicate wrapper struct memory\n");
  553. ret = -ENOMEM;
  554. goto err1;
  555. }
  556. platform_set_drvdata(pdev, glue);
  557. /* enable the usbss clocks */
  558. pm_runtime_enable(&pdev->dev);
  559. ret = pm_runtime_get_sync(&pdev->dev);
  560. if (ret < 0) {
  561. dev_err(&pdev->dev, "pm_runtime_get_sync FAILED");
  562. goto err2;
  563. }
  564. /* create the child platform device for first instances of musb */
  565. ret = dsps_create_musb_pdev(glue, 0);
  566. if (ret != 0) {
  567. dev_err(&pdev->dev, "failed to create child pdev\n");
  568. goto err3;
  569. }
  570. return 0;
  571. err3:
  572. pm_runtime_put(&pdev->dev);
  573. err2:
  574. pm_runtime_disable(&pdev->dev);
  575. kfree(glue->wrp);
  576. err1:
  577. kfree(glue);
  578. err0:
  579. return ret;
  580. }
  581. static int __devexit dsps_remove(struct platform_device *pdev)
  582. {
  583. struct dsps_glue *glue = platform_get_drvdata(pdev);
  584. /* delete the child platform device */
  585. dsps_delete_musb_pdev(glue);
  586. /* disable usbss clocks */
  587. pm_runtime_put(&pdev->dev);
  588. pm_runtime_disable(&pdev->dev);
  589. kfree(glue->wrp);
  590. kfree(glue);
  591. return 0;
  592. }
  593. #ifdef CONFIG_PM_SLEEP
  594. static int dsps_suspend(struct device *dev)
  595. {
  596. struct musb_hdrc_platform_data *plat = dev->platform_data;
  597. struct omap_musb_board_data *data = plat->board_data;
  598. /* Shutdown the on-chip PHY and its PLL. */
  599. if (data->set_phy_power)
  600. data->set_phy_power(data->dev, 0);
  601. return 0;
  602. }
  603. static int dsps_resume(struct device *dev)
  604. {
  605. struct musb_hdrc_platform_data *plat = dev->platform_data;
  606. struct omap_musb_board_data *data = plat->board_data;
  607. /* Start the on-chip PHY and its PLL. */
  608. if (data->set_phy_power)
  609. data->set_phy_power(data->dev, 1);
  610. return 0;
  611. }
  612. #endif
  613. static SIMPLE_DEV_PM_OPS(dsps_pm_ops, dsps_suspend, dsps_resume);
  614. #endif
  615. #ifndef __UBOOT__
  616. static const struct platform_device_id musb_dsps_id_table[] __devinitconst = {
  617. {
  618. .name = "musb-ti81xx",
  619. .driver_data = (kernel_ulong_t) &ti81xx_driver_data,
  620. },
  621. { }, /* Terminating Entry */
  622. };
  623. MODULE_DEVICE_TABLE(platform, musb_dsps_id_table);
  624. static const struct of_device_id musb_dsps_of_match[] __devinitconst = {
  625. { .compatible = "musb-ti81xx", },
  626. { .compatible = "ti,ti81xx-musb", },
  627. { .compatible = "ti,am335x-musb", },
  628. { },
  629. };
  630. MODULE_DEVICE_TABLE(of, musb_dsps_of_match);
  631. static struct platform_driver dsps_usbss_driver = {
  632. .probe = dsps_probe,
  633. .remove = __devexit_p(dsps_remove),
  634. .driver = {
  635. .name = "musb-dsps",
  636. .pm = &dsps_pm_ops,
  637. .of_match_table = musb_dsps_of_match,
  638. },
  639. .id_table = musb_dsps_id_table,
  640. };
  641. MODULE_DESCRIPTION("TI DSPS MUSB Glue Layer");
  642. MODULE_AUTHOR("Ravi B <ravibabu@ti.com>");
  643. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  644. MODULE_LICENSE("GPL v2");
  645. static int __init dsps_init(void)
  646. {
  647. return platform_driver_register(&dsps_usbss_driver);
  648. }
  649. subsys_initcall(dsps_init);
  650. static void __exit dsps_exit(void)
  651. {
  652. platform_driver_unregister(&dsps_usbss_driver);
  653. }
  654. module_exit(dsps_exit);
  655. #endif