cadence_qspi.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2012
  4. * Altera Corporation <www.altera.com>
  5. */
  6. #ifndef __CADENCE_QSPI_H__
  7. #define __CADENCE_QSPI_H__
  8. #define CQSPI_IS_ADDR(cmd_len) (cmd_len > 1 ? 1 : 0)
  9. #define CQSPI_NO_DECODER_MAX_CS 4
  10. #define CQSPI_DECODER_MAX_CS 16
  11. #define CQSPI_READ_CAPTURE_MAX_DELAY 16
  12. struct cadence_spi_platdata {
  13. unsigned int max_hz;
  14. void *regbase;
  15. void *ahbbase;
  16. bool is_decoded_cs;
  17. u32 fifo_depth;
  18. u32 fifo_width;
  19. u32 trigger_address;
  20. /* Flash parameters */
  21. u32 page_size;
  22. u32 block_size;
  23. u32 tshsl_ns;
  24. u32 tsd2d_ns;
  25. u32 tchsh_ns;
  26. u32 tslch_ns;
  27. };
  28. struct cadence_spi_priv {
  29. void *regbase;
  30. void *ahbbase;
  31. size_t cmd_len;
  32. u8 cmd_buf[32];
  33. size_t data_len;
  34. int qspi_is_init;
  35. unsigned int qspi_calibrated_hz;
  36. unsigned int qspi_calibrated_cs;
  37. unsigned int previous_hz;
  38. };
  39. /* Functions call declaration */
  40. void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat);
  41. void cadence_qspi_apb_controller_enable(void *reg_base_addr);
  42. void cadence_qspi_apb_controller_disable(void *reg_base_addr);
  43. int cadence_qspi_apb_command_read(void *reg_base_addr,
  44. unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen, u8 *rxbuf);
  45. int cadence_qspi_apb_command_write(void *reg_base_addr,
  46. unsigned int cmdlen, const u8 *cmdbuf,
  47. unsigned int txlen, const u8 *txbuf);
  48. int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
  49. unsigned int cmdlen, unsigned int rx_width, const u8 *cmdbuf);
  50. int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
  51. unsigned int rxlen, u8 *rxbuf);
  52. int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
  53. unsigned int cmdlen, const u8 *cmdbuf);
  54. int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
  55. unsigned int txlen, const u8 *txbuf);
  56. void cadence_qspi_apb_chipselect(void *reg_base,
  57. unsigned int chip_select, unsigned int decoder_enable);
  58. void cadence_qspi_apb_set_clk_mode(void *reg_base, uint mode);
  59. void cadence_qspi_apb_config_baudrate_div(void *reg_base,
  60. unsigned int ref_clk_hz, unsigned int sclk_hz);
  61. void cadence_qspi_apb_delay(void *reg_base,
  62. unsigned int ref_clk, unsigned int sclk_hz,
  63. unsigned int tshsl_ns, unsigned int tsd2d_ns,
  64. unsigned int tchsh_ns, unsigned int tslch_ns);
  65. void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy);
  66. void cadence_qspi_apb_readdata_capture(void *reg_base,
  67. unsigned int bypass, unsigned int delay);
  68. #endif /* __CADENCE_QSPI_H__ */