pci_sh7751.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * SH7751 PCI Controller (PCIC) for U-Boot.
  4. * (C) Dustin McIntire (dustin@sensoria.com)
  5. * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
  6. */
  7. #include <common.h>
  8. #include <pci.h>
  9. #include <asm/processor.h>
  10. #include <asm/io.h>
  11. #include <asm/pci.h>
  12. /* Register addresses and such */
  13. #define SH7751_BCR1 (vu_long *)0xFF800000
  14. #define SH7751_BCR2 (vu_short *)0xFF800004
  15. #define SH7751_WCR1 (vu_long *)0xFF800008
  16. #define SH7751_WCR2 (vu_long *)0xFF80000C
  17. #define SH7751_WCR3 (vu_long *)0xFF800010
  18. #define SH7751_MCR (vu_long *)0xFF800014
  19. #define SH7751_BCR3 (vu_short *)0xFF800050
  20. #define SH7751_PCICONF0 (vu_long *)0xFE200000
  21. #define SH7751_PCICONF1 (vu_long *)0xFE200004
  22. #define SH7751_PCICONF2 (vu_long *)0xFE200008
  23. #define SH7751_PCICONF3 (vu_long *)0xFE20000C
  24. #define SH7751_PCICONF4 (vu_long *)0xFE200010
  25. #define SH7751_PCICONF5 (vu_long *)0xFE200014
  26. #define SH7751_PCICONF6 (vu_long *)0xFE200018
  27. #define SH7751_PCICR (vu_long *)0xFE200100
  28. #define SH7751_PCILSR0 (vu_long *)0xFE200104
  29. #define SH7751_PCILSR1 (vu_long *)0xFE200108
  30. #define SH7751_PCILAR0 (vu_long *)0xFE20010C
  31. #define SH7751_PCILAR1 (vu_long *)0xFE200110
  32. #define SH7751_PCIMBR (vu_long *)0xFE2001C4
  33. #define SH7751_PCIIOBR (vu_long *)0xFE2001C8
  34. #define SH7751_PCIPINT (vu_long *)0xFE2001CC
  35. #define SH7751_PCIPINTM (vu_long *)0xFE2001D0
  36. #define SH7751_PCICLKR (vu_long *)0xFE2001D4
  37. #define SH7751_PCIBCR1 (vu_long *)0xFE2001E0
  38. #define SH7751_PCIBCR2 (vu_long *)0xFE2001E4
  39. #define SH7751_PCIWCR1 (vu_long *)0xFE2001E8
  40. #define SH7751_PCIWCR2 (vu_long *)0xFE2001EC
  41. #define SH7751_PCIWCR3 (vu_long *)0xFE2001F0
  42. #define SH7751_PCIMCR (vu_long *)0xFE2001F4
  43. #define SH7751_PCIBCR3 (vu_long *)0xFE2001F8
  44. #define BCR1_BREQEN 0x00080000
  45. #define PCI_SH7751_ID 0x35051054
  46. #define PCI_SH7751R_ID 0x350E1054
  47. #define SH7751_PCICONF1_WCC 0x00000080
  48. #define SH7751_PCICONF1_PER 0x00000040
  49. #define SH7751_PCICONF1_BUM 0x00000004
  50. #define SH7751_PCICONF1_MES 0x00000002
  51. #define SH7751_PCICONF1_CMDS 0x000000C6
  52. #define SH7751_PCI_HOST_BRIDGE 0x6
  53. #define SH7751_PCICR_PREFIX 0xa5000000
  54. #define SH7751_PCICR_PRST 0x00000002
  55. #define SH7751_PCICR_CFIN 0x00000001
  56. #define SH7751_PCIPINT_D3 0x00000002
  57. #define SH7751_PCIPINT_D0 0x00000001
  58. #define SH7751_PCICLKR_PREFIX 0xa5000000
  59. #define SH7751_PCI_MEM_BASE 0xFD000000
  60. #define SH7751_PCI_MEM_SIZE 0x01000000
  61. #define SH7751_PCI_IO_BASE 0xFE240000
  62. #define SH7751_PCI_IO_SIZE 0x00040000
  63. #define SH7751_PCIPAR (vu_long *)0xFE2001C0
  64. #define SH7751_PCIPDR (vu_long *)0xFE200220
  65. #define p4_in(addr) (*addr)
  66. #define p4_out(data, addr) (*addr) = (data)
  67. /* Double word */
  68. int pci_sh4_read_config_dword(struct pci_controller *hose,
  69. pci_dev_t dev, int offset, u32 *value)
  70. {
  71. u32 par_data = 0x80000000 | dev;
  72. p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
  73. *value = p4_in(SH7751_PCIPDR);
  74. return 0;
  75. }
  76. int pci_sh4_write_config_dword(struct pci_controller *hose,
  77. pci_dev_t dev, int offset, u32 value)
  78. {
  79. u32 par_data = 0x80000000 | dev;
  80. p4_out(par_data | (offset & 0xfc), SH7751_PCIPAR);
  81. p4_out(value, SH7751_PCIPDR);
  82. return 0;
  83. }
  84. int pci_sh7751_init(struct pci_controller *hose)
  85. {
  86. /* Double-check that we're a 7751 or 7751R chip */
  87. if (p4_in(SH7751_PCICONF0) != PCI_SH7751_ID
  88. && p4_in(SH7751_PCICONF0) != PCI_SH7751R_ID) {
  89. printf("PCI: Unknown PCI host bridge.\n");
  90. return 1;
  91. }
  92. printf("PCI: SH7751 PCI host bridge found.\n");
  93. /* Double-check some BSC config settings */
  94. /* (Area 3 non-MPX 32-bit, PCI bus pins) */
  95. if ((p4_in(SH7751_BCR1) & 0x20008) == 0x20000) {
  96. printf("SH7751_BCR1 value is wrong(0x%08X)\n",
  97. (unsigned int)p4_in(SH7751_BCR1));
  98. return 2;
  99. }
  100. if ((p4_in(SH7751_BCR2) & 0xC0) != 0xC0) {
  101. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  102. (unsigned int)p4_in(SH7751_BCR2));
  103. return 3;
  104. }
  105. if (p4_in(SH7751_BCR2) & 0x01) {
  106. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  107. (unsigned int)p4_in(SH7751_BCR2));
  108. return 4;
  109. }
  110. /* Force BREQEN in BCR1 to allow PCIC access */
  111. p4_out((p4_in(SH7751_BCR1) | BCR1_BREQEN), SH7751_BCR1);
  112. /* Toggle PCI reset pin */
  113. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_PRST), SH7751_PCICR);
  114. udelay(32);
  115. p4_out(SH7751_PCICR_PREFIX, SH7751_PCICR);
  116. /* Set cmd bits: WCC, PER, BUM, MES */
  117. /* (Addr/Data stepping, Parity enabled, Bus Master, Memory enabled) */
  118. p4_out(0xfb900047, SH7751_PCICONF1); /* K.Kino */
  119. /* Define this host as the host bridge */
  120. p4_out((SH7751_PCI_HOST_BRIDGE << 24), SH7751_PCICONF2);
  121. /* Force PCI clock(s) on */
  122. p4_out(0, SH7751_PCICLKR);
  123. p4_out(0x03, SH7751_PCICLKR);
  124. /* Clear powerdown IRQs, also mask them (unused) */
  125. p4_out((SH7751_PCIPINT_D0 | SH7751_PCIPINT_D3), SH7751_PCIPINT);
  126. p4_out(0, SH7751_PCIPINTM);
  127. p4_out(0xab000001, SH7751_PCICONF4);
  128. /* Set up target memory mappings (for external DMA access) */
  129. /* Map both P0 and P2 range to Area 3 RAM for ease of use */
  130. p4_out(CONFIG_SYS_SDRAM_SIZE - 0x100000, SH7751_PCILSR0);
  131. p4_out(CONFIG_SYS_SDRAM_BASE & 0x1FF00000, SH7751_PCILAR0);
  132. p4_out(CONFIG_SYS_SDRAM_BASE & 0xFFF00000, SH7751_PCICONF5);
  133. p4_out(0, SH7751_PCILSR1);
  134. p4_out(0, SH7751_PCILAR1);
  135. p4_out(0xd0000000, SH7751_PCICONF6);
  136. /* Map memory window to same address on PCI bus */
  137. p4_out(SH7751_PCI_MEM_BASE, SH7751_PCIMBR);
  138. /* Map IO window to same address on PCI bus */
  139. p4_out(SH7751_PCI_IO_BASE, SH7751_PCIIOBR);
  140. /* set BREQEN */
  141. p4_out(inl(SH7751_BCR1) | 0x00080000, SH7751_BCR1);
  142. /* Copy BSC registers into PCI BSC */
  143. p4_out(inl(SH7751_BCR1), SH7751_PCIBCR1);
  144. p4_out(inw(SH7751_BCR2), SH7751_PCIBCR2);
  145. p4_out(inw(SH7751_BCR3), SH7751_PCIBCR3);
  146. p4_out(inl(SH7751_WCR1), SH7751_PCIWCR1);
  147. p4_out(inl(SH7751_WCR2), SH7751_PCIWCR2);
  148. p4_out(inl(SH7751_WCR3), SH7751_PCIWCR3);
  149. p4_out(inl(SH7751_MCR), SH7751_PCIMCR);
  150. /* Finally, set central function init complete */
  151. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_CFIN), SH7751_PCICR);
  152. pci_sh4_init(hose);
  153. return 0;
  154. }