realtek.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * RealTek PHY drivers
  4. *
  5. * Copyright 2010-2011, 2015 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. * Copyright 2016 Karsten Merker <merker@debian.org>
  8. */
  9. #include <common.h>
  10. #include <linux/bitops.h>
  11. #include <phy.h>
  12. #define PHY_RTL8211x_FORCE_MASTER BIT(1)
  13. #define PHY_RTL8211E_PINE64_GIGABIT_FIX BIT(2)
  14. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  15. /* RTL8211x 1000BASE-T Control Register */
  16. #define MIIM_RTL8211x_CTRL1000T_MSCE BIT(12);
  17. #define MIIM_RTL8211x_CTRL1000T_MASTER BIT(11);
  18. /* RTL8211x PHY Status Register */
  19. #define MIIM_RTL8211x_PHY_STATUS 0x11
  20. #define MIIM_RTL8211x_PHYSTAT_SPEED 0xc000
  21. #define MIIM_RTL8211x_PHYSTAT_GBIT 0x8000
  22. #define MIIM_RTL8211x_PHYSTAT_100 0x4000
  23. #define MIIM_RTL8211x_PHYSTAT_DUPLEX 0x2000
  24. #define MIIM_RTL8211x_PHYSTAT_SPDDONE 0x0800
  25. #define MIIM_RTL8211x_PHYSTAT_LINK 0x0400
  26. /* RTL8211x PHY Interrupt Enable Register */
  27. #define MIIM_RTL8211x_PHY_INER 0x12
  28. #define MIIM_RTL8211x_PHY_INTR_ENA 0x9f01
  29. #define MIIM_RTL8211x_PHY_INTR_DIS 0x0000
  30. /* RTL8211x PHY Interrupt Status Register */
  31. #define MIIM_RTL8211x_PHY_INSR 0x13
  32. /* RTL8211F PHY Status Register */
  33. #define MIIM_RTL8211F_PHY_STATUS 0x1a
  34. #define MIIM_RTL8211F_AUTONEG_ENABLE 0x1000
  35. #define MIIM_RTL8211F_PHYSTAT_SPEED 0x0030
  36. #define MIIM_RTL8211F_PHYSTAT_GBIT 0x0020
  37. #define MIIM_RTL8211F_PHYSTAT_100 0x0010
  38. #define MIIM_RTL8211F_PHYSTAT_DUPLEX 0x0008
  39. #define MIIM_RTL8211F_PHYSTAT_SPDDONE 0x0800
  40. #define MIIM_RTL8211F_PHYSTAT_LINK 0x0004
  41. #define MIIM_RTL8211E_CONFREG 0x1c
  42. #define MIIM_RTL8211E_CONFREG_TXD 0x0002
  43. #define MIIM_RTL8211E_CONFREG_RXD 0x0004
  44. #define MIIM_RTL8211E_CONFREG_MAGIC 0xb400 /* Undocumented */
  45. #define MIIM_RTL8211E_EXT_PAGE_SELECT 0x1e
  46. #define MIIM_RTL8211F_PAGE_SELECT 0x1f
  47. #define MIIM_RTL8211F_TX_DELAY 0x100
  48. #define MIIM_RTL8211F_LCR 0x10
  49. static int rtl8211b_probe(struct phy_device *phydev)
  50. {
  51. #ifdef CONFIG_RTL8211X_PHY_FORCE_MASTER
  52. phydev->flags |= PHY_RTL8211x_FORCE_MASTER;
  53. #endif
  54. return 0;
  55. }
  56. static int rtl8211e_probe(struct phy_device *phydev)
  57. {
  58. #ifdef CONFIG_RTL8211E_PINE64_GIGABIT_FIX
  59. phydev->flags |= PHY_RTL8211E_PINE64_GIGABIT_FIX;
  60. #endif
  61. return 0;
  62. }
  63. /* RealTek RTL8211x */
  64. static int rtl8211x_config(struct phy_device *phydev)
  65. {
  66. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  67. /* mask interrupt at init; if the interrupt is
  68. * needed indeed, it should be explicitly enabled
  69. */
  70. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER,
  71. MIIM_RTL8211x_PHY_INTR_DIS);
  72. if (phydev->flags & PHY_RTL8211x_FORCE_MASTER) {
  73. unsigned int reg;
  74. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_CTRL1000);
  75. /* force manual master/slave configuration */
  76. reg |= MIIM_RTL8211x_CTRL1000T_MSCE;
  77. /* force master mode */
  78. reg |= MIIM_RTL8211x_CTRL1000T_MASTER;
  79. phy_write(phydev, MDIO_DEVAD_NONE, MII_CTRL1000, reg);
  80. }
  81. if (phydev->flags & PHY_RTL8211E_PINE64_GIGABIT_FIX) {
  82. unsigned int reg;
  83. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT,
  84. 7);
  85. phy_write(phydev, MDIO_DEVAD_NONE,
  86. MIIM_RTL8211E_EXT_PAGE_SELECT, 0xa4);
  87. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211E_CONFREG);
  88. /* Ensure both internal delays are turned off */
  89. reg &= ~(MIIM_RTL8211E_CONFREG_TXD | MIIM_RTL8211E_CONFREG_RXD);
  90. /* Flip the magic undocumented bits */
  91. reg |= MIIM_RTL8211E_CONFREG_MAGIC;
  92. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211E_CONFREG, reg);
  93. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT,
  94. 0);
  95. }
  96. /* read interrupt status just to clear it */
  97. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_INER);
  98. genphy_config_aneg(phydev);
  99. return 0;
  100. }
  101. static int rtl8211f_config(struct phy_device *phydev)
  102. {
  103. u16 reg;
  104. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  105. phy_write(phydev, MDIO_DEVAD_NONE,
  106. MIIM_RTL8211F_PAGE_SELECT, 0xd08);
  107. reg = phy_read(phydev, MDIO_DEVAD_NONE, 0x11);
  108. /* enable TX-delay for rgmii-id and rgmii-txid, otherwise disable it */
  109. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  110. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  111. reg |= MIIM_RTL8211F_TX_DELAY;
  112. else
  113. reg &= ~MIIM_RTL8211F_TX_DELAY;
  114. phy_write(phydev, MDIO_DEVAD_NONE, 0x11, reg);
  115. /* restore to default page 0 */
  116. phy_write(phydev, MDIO_DEVAD_NONE,
  117. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  118. /* Set green LED for Link, yellow LED for Active */
  119. phy_write(phydev, MDIO_DEVAD_NONE,
  120. MIIM_RTL8211F_PAGE_SELECT, 0xd04);
  121. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x617f);
  122. phy_write(phydev, MDIO_DEVAD_NONE,
  123. MIIM_RTL8211F_PAGE_SELECT, 0x0);
  124. genphy_config_aneg(phydev);
  125. return 0;
  126. }
  127. static int rtl8211x_parse_status(struct phy_device *phydev)
  128. {
  129. unsigned int speed;
  130. unsigned int mii_reg;
  131. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211x_PHY_STATUS);
  132. if (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  133. int i = 0;
  134. /* in case of timeout ->link is cleared */
  135. phydev->link = 1;
  136. puts("Waiting for PHY realtime link");
  137. while (!(mii_reg & MIIM_RTL8211x_PHYSTAT_SPDDONE)) {
  138. /* Timeout reached ? */
  139. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  140. puts(" TIMEOUT !\n");
  141. phydev->link = 0;
  142. break;
  143. }
  144. if ((i++ % 1000) == 0)
  145. putc('.');
  146. udelay(1000); /* 1 ms */
  147. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  148. MIIM_RTL8211x_PHY_STATUS);
  149. }
  150. puts(" done\n");
  151. udelay(500000); /* another 500 ms (results in faster booting) */
  152. } else {
  153. if (mii_reg & MIIM_RTL8211x_PHYSTAT_LINK)
  154. phydev->link = 1;
  155. else
  156. phydev->link = 0;
  157. }
  158. if (mii_reg & MIIM_RTL8211x_PHYSTAT_DUPLEX)
  159. phydev->duplex = DUPLEX_FULL;
  160. else
  161. phydev->duplex = DUPLEX_HALF;
  162. speed = (mii_reg & MIIM_RTL8211x_PHYSTAT_SPEED);
  163. switch (speed) {
  164. case MIIM_RTL8211x_PHYSTAT_GBIT:
  165. phydev->speed = SPEED_1000;
  166. break;
  167. case MIIM_RTL8211x_PHYSTAT_100:
  168. phydev->speed = SPEED_100;
  169. break;
  170. default:
  171. phydev->speed = SPEED_10;
  172. }
  173. return 0;
  174. }
  175. static int rtl8211f_parse_status(struct phy_device *phydev)
  176. {
  177. unsigned int speed;
  178. unsigned int mii_reg;
  179. int i = 0;
  180. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PAGE_SELECT, 0xa43);
  181. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_RTL8211F_PHY_STATUS);
  182. phydev->link = 1;
  183. while (!(mii_reg & MIIM_RTL8211F_PHYSTAT_LINK)) {
  184. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  185. puts(" TIMEOUT !\n");
  186. phydev->link = 0;
  187. break;
  188. }
  189. if ((i++ % 1000) == 0)
  190. putc('.');
  191. udelay(1000);
  192. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  193. MIIM_RTL8211F_PHY_STATUS);
  194. }
  195. if (mii_reg & MIIM_RTL8211F_PHYSTAT_DUPLEX)
  196. phydev->duplex = DUPLEX_FULL;
  197. else
  198. phydev->duplex = DUPLEX_HALF;
  199. speed = (mii_reg & MIIM_RTL8211F_PHYSTAT_SPEED);
  200. switch (speed) {
  201. case MIIM_RTL8211F_PHYSTAT_GBIT:
  202. phydev->speed = SPEED_1000;
  203. break;
  204. case MIIM_RTL8211F_PHYSTAT_100:
  205. phydev->speed = SPEED_100;
  206. break;
  207. default:
  208. phydev->speed = SPEED_10;
  209. }
  210. return 0;
  211. }
  212. static int rtl8211x_startup(struct phy_device *phydev)
  213. {
  214. int ret;
  215. /* Read the Status (2x to make sure link is right) */
  216. ret = genphy_update_link(phydev);
  217. if (ret)
  218. return ret;
  219. return rtl8211x_parse_status(phydev);
  220. }
  221. static int rtl8211e_startup(struct phy_device *phydev)
  222. {
  223. int ret;
  224. ret = genphy_update_link(phydev);
  225. if (ret)
  226. return ret;
  227. return genphy_parse_link(phydev);
  228. }
  229. static int rtl8211f_startup(struct phy_device *phydev)
  230. {
  231. int ret;
  232. /* Read the Status (2x to make sure link is right) */
  233. ret = genphy_update_link(phydev);
  234. if (ret)
  235. return ret;
  236. /* Read the Status (2x to make sure link is right) */
  237. return rtl8211f_parse_status(phydev);
  238. }
  239. /* Support for RTL8211B PHY */
  240. static struct phy_driver RTL8211B_driver = {
  241. .name = "RealTek RTL8211B",
  242. .uid = 0x1cc912,
  243. .mask = 0xffffff,
  244. .features = PHY_GBIT_FEATURES,
  245. .probe = &rtl8211b_probe,
  246. .config = &rtl8211x_config,
  247. .startup = &rtl8211x_startup,
  248. .shutdown = &genphy_shutdown,
  249. };
  250. /* Support for RTL8211E-VB-CG, RTL8211E-VL-CG and RTL8211EG-VB-CG PHYs */
  251. static struct phy_driver RTL8211E_driver = {
  252. .name = "RealTek RTL8211E",
  253. .uid = 0x1cc915,
  254. .mask = 0xffffff,
  255. .features = PHY_GBIT_FEATURES,
  256. .probe = &rtl8211e_probe,
  257. .config = &rtl8211x_config,
  258. .startup = &rtl8211e_startup,
  259. .shutdown = &genphy_shutdown,
  260. };
  261. /* Support for RTL8211DN PHY */
  262. static struct phy_driver RTL8211DN_driver = {
  263. .name = "RealTek RTL8211DN",
  264. .uid = 0x1cc914,
  265. .mask = 0xffffff,
  266. .features = PHY_GBIT_FEATURES,
  267. .config = &rtl8211x_config,
  268. .startup = &rtl8211x_startup,
  269. .shutdown = &genphy_shutdown,
  270. };
  271. /* Support for RTL8211F PHY */
  272. static struct phy_driver RTL8211F_driver = {
  273. .name = "RealTek RTL8211F",
  274. .uid = 0x1cc916,
  275. .mask = 0xffffff,
  276. .features = PHY_GBIT_FEATURES,
  277. .config = &rtl8211f_config,
  278. .startup = &rtl8211f_startup,
  279. .shutdown = &genphy_shutdown,
  280. };
  281. int phy_realtek_init(void)
  282. {
  283. phy_register(&RTL8211B_driver);
  284. phy_register(&RTL8211E_driver);
  285. phy_register(&RTL8211F_driver);
  286. phy_register(&RTL8211DN_driver);
  287. return 0;
  288. }