marvell.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell PHY drivers
  4. *
  5. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. */
  8. #include <common.h>
  9. #include <errno.h>
  10. #include <phy.h>
  11. #define PHY_AUTONEGOTIATE_TIMEOUT 5000
  12. #define MII_MARVELL_PHY_PAGE 22
  13. /* 88E1011 PHY Status Register */
  14. #define MIIM_88E1xxx_PHY_STATUS 0x11
  15. #define MIIM_88E1xxx_PHYSTAT_SPEED 0xc000
  16. #define MIIM_88E1xxx_PHYSTAT_GBIT 0x8000
  17. #define MIIM_88E1xxx_PHYSTAT_100 0x4000
  18. #define MIIM_88E1xxx_PHYSTAT_DUPLEX 0x2000
  19. #define MIIM_88E1xxx_PHYSTAT_SPDDONE 0x0800
  20. #define MIIM_88E1xxx_PHYSTAT_LINK 0x0400
  21. #define MIIM_88E1xxx_PHY_SCR 0x10
  22. #define MIIM_88E1xxx_PHY_MDI_X_AUTO 0x0060
  23. /* 88E1111 PHY LED Control Register */
  24. #define MIIM_88E1111_PHY_LED_CONTROL 24
  25. #define MIIM_88E1111_PHY_LED_DIRECT 0x4100
  26. #define MIIM_88E1111_PHY_LED_COMBINE 0x411C
  27. /* 88E1111 Extended PHY Specific Control Register */
  28. #define MIIM_88E1111_PHY_EXT_CR 0x14
  29. #define MIIM_88E1111_RX_DELAY 0x80
  30. #define MIIM_88E1111_TX_DELAY 0x2
  31. /* 88E1111 Extended PHY Specific Status Register */
  32. #define MIIM_88E1111_PHY_EXT_SR 0x1b
  33. #define MIIM_88E1111_HWCFG_MODE_MASK 0xf
  34. #define MIIM_88E1111_HWCFG_MODE_COPPER_RGMII 0xb
  35. #define MIIM_88E1111_HWCFG_MODE_FIBER_RGMII 0x3
  36. #define MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  37. #define MIIM_88E1111_HWCFG_MODE_COPPER_RTBI 0x9
  38. #define MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  39. #define MIIM_88E1111_HWCFG_FIBER_COPPER_RES 0x2000
  40. #define MIIM_88E1111_COPPER 0
  41. #define MIIM_88E1111_FIBER 1
  42. /* 88E1118 PHY defines */
  43. #define MIIM_88E1118_PHY_PAGE 22
  44. #define MIIM_88E1118_PHY_LED_PAGE 3
  45. /* 88E1121 PHY LED Control Register */
  46. #define MIIM_88E1121_PHY_LED_CTRL 16
  47. #define MIIM_88E1121_PHY_LED_PAGE 3
  48. #define MIIM_88E1121_PHY_LED_DEF 0x0030
  49. /* 88E1121 PHY IRQ Enable/Status Register */
  50. #define MIIM_88E1121_PHY_IRQ_EN 18
  51. #define MIIM_88E1121_PHY_IRQ_STATUS 19
  52. #define MIIM_88E1121_PHY_PAGE 22
  53. /* 88E1145 Extended PHY Specific Control Register */
  54. #define MIIM_88E1145_PHY_EXT_CR 20
  55. #define MIIM_M88E1145_RGMII_RX_DELAY 0x0080
  56. #define MIIM_M88E1145_RGMII_TX_DELAY 0x0002
  57. #define MIIM_88E1145_PHY_LED_CONTROL 24
  58. #define MIIM_88E1145_PHY_LED_DIRECT 0x4100
  59. #define MIIM_88E1145_PHY_PAGE 29
  60. #define MIIM_88E1145_PHY_CAL_OV 30
  61. #define MIIM_88E1149_PHY_PAGE 29
  62. /* 88E1310 PHY defines */
  63. #define MIIM_88E1310_PHY_LED_CTRL 16
  64. #define MIIM_88E1310_PHY_IRQ_EN 18
  65. #define MIIM_88E1310_PHY_RGMII_CTRL 21
  66. #define MIIM_88E1310_PHY_PAGE 22
  67. /* 88E151x PHY defines */
  68. /* Page 2 registers */
  69. #define MIIM_88E151x_PHY_MSCR 21
  70. #define MIIM_88E151x_RGMII_RX_DELAY BIT(5)
  71. #define MIIM_88E151x_RGMII_TX_DELAY BIT(4)
  72. #define MIIM_88E151x_RGMII_RXTX_DELAY (BIT(5) | BIT(4))
  73. /* Page 3 registers */
  74. #define MIIM_88E151x_LED_FUNC_CTRL 16
  75. #define MIIM_88E151x_LED_FLD_SZ 4
  76. #define MIIM_88E151x_LED0_OFFS (0 * MIIM_88E151x_LED_FLD_SZ)
  77. #define MIIM_88E151x_LED1_OFFS (1 * MIIM_88E151x_LED_FLD_SZ)
  78. #define MIIM_88E151x_LED0_ACT 3
  79. #define MIIM_88E151x_LED1_100_1000_LINK 6
  80. #define MIIM_88E151x_LED_TIMER_CTRL 18
  81. #define MIIM_88E151x_INT_EN_OFFS 7
  82. /* Page 18 registers */
  83. #define MIIM_88E151x_GENERAL_CTRL 20
  84. #define MIIM_88E151x_MODE_SGMII 1
  85. #define MIIM_88E151x_RESET_OFFS 15
  86. static int m88e1xxx_phy_extread(struct phy_device *phydev, int addr,
  87. int devaddr, int regnum)
  88. {
  89. int oldpage = phy_read(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE);
  90. int val;
  91. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, devaddr);
  92. val = phy_read(phydev, MDIO_DEVAD_NONE, regnum);
  93. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, oldpage);
  94. return val;
  95. }
  96. static int m88e1xxx_phy_extwrite(struct phy_device *phydev, int addr,
  97. int devaddr, int regnum, u16 val)
  98. {
  99. int oldpage = phy_read(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE);
  100. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, devaddr);
  101. phy_write(phydev, MDIO_DEVAD_NONE, regnum, val);
  102. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, oldpage);
  103. return 0;
  104. }
  105. /* Marvell 88E1011S */
  106. static int m88e1011s_config(struct phy_device *phydev)
  107. {
  108. /* Reset and configure the PHY */
  109. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  110. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
  111. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  112. phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5);
  113. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0);
  114. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  115. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, BMCR_RESET);
  116. genphy_config_aneg(phydev);
  117. return 0;
  118. }
  119. /* Parse the 88E1011's status register for speed and duplex
  120. * information
  121. */
  122. static int m88e1xxx_parse_status(struct phy_device *phydev)
  123. {
  124. unsigned int speed;
  125. unsigned int mii_reg;
  126. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_STATUS);
  127. if ((mii_reg & MIIM_88E1xxx_PHYSTAT_LINK) &&
  128. !(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  129. int i = 0;
  130. puts("Waiting for PHY realtime link");
  131. while (!(mii_reg & MIIM_88E1xxx_PHYSTAT_SPDDONE)) {
  132. /* Timeout reached ? */
  133. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  134. puts(" TIMEOUT !\n");
  135. phydev->link = 0;
  136. return -ETIMEDOUT;
  137. }
  138. if ((i++ % 1000) == 0)
  139. putc('.');
  140. udelay(1000);
  141. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE,
  142. MIIM_88E1xxx_PHY_STATUS);
  143. }
  144. puts(" done\n");
  145. mdelay(500); /* another 500 ms (results in faster booting) */
  146. } else {
  147. if (mii_reg & MIIM_88E1xxx_PHYSTAT_LINK)
  148. phydev->link = 1;
  149. else
  150. phydev->link = 0;
  151. }
  152. if (mii_reg & MIIM_88E1xxx_PHYSTAT_DUPLEX)
  153. phydev->duplex = DUPLEX_FULL;
  154. else
  155. phydev->duplex = DUPLEX_HALF;
  156. speed = mii_reg & MIIM_88E1xxx_PHYSTAT_SPEED;
  157. switch (speed) {
  158. case MIIM_88E1xxx_PHYSTAT_GBIT:
  159. phydev->speed = SPEED_1000;
  160. break;
  161. case MIIM_88E1xxx_PHYSTAT_100:
  162. phydev->speed = SPEED_100;
  163. break;
  164. default:
  165. phydev->speed = SPEED_10;
  166. break;
  167. }
  168. return 0;
  169. }
  170. static int m88e1011s_startup(struct phy_device *phydev)
  171. {
  172. int ret;
  173. ret = genphy_update_link(phydev);
  174. if (ret)
  175. return ret;
  176. return m88e1xxx_parse_status(phydev);
  177. }
  178. /* Marvell 88E1111S */
  179. static int m88e1111s_config(struct phy_device *phydev)
  180. {
  181. int reg;
  182. if (phy_interface_is_rgmii(phydev)) {
  183. reg = phy_read(phydev,
  184. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  185. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  186. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)) {
  187. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  188. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  189. reg &= ~MIIM_88E1111_TX_DELAY;
  190. reg |= MIIM_88E1111_RX_DELAY;
  191. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  192. reg &= ~MIIM_88E1111_RX_DELAY;
  193. reg |= MIIM_88E1111_TX_DELAY;
  194. }
  195. phy_write(phydev,
  196. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  197. reg = phy_read(phydev,
  198. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  199. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  200. if (reg & MIIM_88E1111_HWCFG_FIBER_COPPER_RES)
  201. reg |= MIIM_88E1111_HWCFG_MODE_FIBER_RGMII;
  202. else
  203. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RGMII;
  204. phy_write(phydev,
  205. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR, reg);
  206. }
  207. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  208. reg = phy_read(phydev,
  209. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_SR);
  210. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  211. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  212. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  213. phy_write(phydev, MDIO_DEVAD_NONE,
  214. MIIM_88E1111_PHY_EXT_SR, reg);
  215. }
  216. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  217. reg = phy_read(phydev,
  218. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR);
  219. reg |= (MIIM_88E1111_RX_DELAY | MIIM_88E1111_TX_DELAY);
  220. phy_write(phydev,
  221. MDIO_DEVAD_NONE, MIIM_88E1111_PHY_EXT_CR, reg);
  222. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  223. MIIM_88E1111_PHY_EXT_SR);
  224. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  225. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  226. reg |= 0x7 | MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  227. phy_write(phydev, MDIO_DEVAD_NONE,
  228. MIIM_88E1111_PHY_EXT_SR, reg);
  229. /* soft reset */
  230. phy_reset(phydev);
  231. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  232. MIIM_88E1111_PHY_EXT_SR);
  233. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK |
  234. MIIM_88E1111_HWCFG_FIBER_COPPER_RES);
  235. reg |= MIIM_88E1111_HWCFG_MODE_COPPER_RTBI |
  236. MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  237. phy_write(phydev, MDIO_DEVAD_NONE,
  238. MIIM_88E1111_PHY_EXT_SR, reg);
  239. }
  240. /* soft reset */
  241. phy_reset(phydev);
  242. genphy_config_aneg(phydev);
  243. genphy_restart_aneg(phydev);
  244. return 0;
  245. }
  246. /**
  247. * m88e1518_phy_writebits - write bits to a register
  248. */
  249. void m88e1518_phy_writebits(struct phy_device *phydev,
  250. u8 reg_num, u16 offset, u16 len, u16 data)
  251. {
  252. u16 reg, mask;
  253. if ((len + offset) >= 16)
  254. mask = 0 - (1 << offset);
  255. else
  256. mask = (1 << (len + offset)) - (1 << offset);
  257. reg = phy_read(phydev, MDIO_DEVAD_NONE, reg_num);
  258. reg &= ~mask;
  259. reg |= data << offset;
  260. phy_write(phydev, MDIO_DEVAD_NONE, reg_num, reg);
  261. }
  262. static int m88e1518_config(struct phy_device *phydev)
  263. {
  264. u16 reg;
  265. /*
  266. * As per Marvell Release Notes - Alaska 88E1510/88E1518/88E1512
  267. * /88E1514 Rev A0, Errata Section 3.1
  268. */
  269. /* EEE initialization */
  270. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00ff);
  271. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x214B);
  272. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2144);
  273. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0x0C28);
  274. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2146);
  275. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xB233);
  276. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x214D);
  277. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xCC0C);
  278. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x2159);
  279. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  280. /* SGMII-to-Copper mode initialization */
  281. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  282. /* Select page 18 */
  283. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 18);
  284. /* In reg 20, write MODE[2:0] = 0x1 (SGMII to Copper) */
  285. m88e1518_phy_writebits(phydev, MIIM_88E151x_GENERAL_CTRL,
  286. 0, 3, MIIM_88E151x_MODE_SGMII);
  287. /* PHY reset is necessary after changing MODE[2:0] */
  288. m88e1518_phy_writebits(phydev, MIIM_88E151x_GENERAL_CTRL,
  289. MIIM_88E151x_RESET_OFFS, 1, 1);
  290. /* Reset page selection */
  291. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0);
  292. udelay(100);
  293. }
  294. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  295. reg = phy_read(phydev, MDIO_DEVAD_NONE,
  296. MIIM_88E1111_PHY_EXT_SR);
  297. reg &= ~(MIIM_88E1111_HWCFG_MODE_MASK);
  298. reg |= MIIM_88E1111_HWCFG_MODE_SGMII_NO_CLK;
  299. reg |= MIIM_88E1111_HWCFG_FIBER_COPPER_AUTO;
  300. phy_write(phydev, MDIO_DEVAD_NONE,
  301. MIIM_88E1111_PHY_EXT_SR, reg);
  302. }
  303. if (phy_interface_is_rgmii(phydev)) {
  304. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, 2);
  305. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E151x_PHY_MSCR);
  306. reg &= ~MIIM_88E151x_RGMII_RXTX_DELAY;
  307. if (phydev->interface == PHY_INTERFACE_MODE_RGMII ||
  308. phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  309. reg |= MIIM_88E151x_RGMII_RXTX_DELAY;
  310. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  311. reg |= MIIM_88E151x_RGMII_RX_DELAY;
  312. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  313. reg |= MIIM_88E151x_RGMII_TX_DELAY;
  314. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E151x_PHY_MSCR, reg);
  315. phy_write(phydev, MDIO_DEVAD_NONE, MII_MARVELL_PHY_PAGE, 0);
  316. }
  317. /* soft reset */
  318. phy_reset(phydev);
  319. genphy_config_aneg(phydev);
  320. genphy_restart_aneg(phydev);
  321. return 0;
  322. }
  323. /* Marvell 88E1510 */
  324. static int m88e1510_config(struct phy_device *phydev)
  325. {
  326. /* Select page 3 */
  327. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE,
  328. MIIM_88E1118_PHY_LED_PAGE);
  329. /* Enable INTn output on LED[2] */
  330. m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_TIMER_CTRL,
  331. MIIM_88E151x_INT_EN_OFFS, 1, 1);
  332. /* Configure LEDs */
  333. /* LED[0]:0011 (ACT) */
  334. m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_FUNC_CTRL,
  335. MIIM_88E151x_LED0_OFFS, MIIM_88E151x_LED_FLD_SZ,
  336. MIIM_88E151x_LED0_ACT);
  337. /* LED[1]:0110 (LINK 100/1000 Mbps) */
  338. m88e1518_phy_writebits(phydev, MIIM_88E151x_LED_FUNC_CTRL,
  339. MIIM_88E151x_LED1_OFFS, MIIM_88E151x_LED_FLD_SZ,
  340. MIIM_88E151x_LED1_100_1000_LINK);
  341. /* Reset page selection */
  342. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0);
  343. return m88e1518_config(phydev);
  344. }
  345. /* Marvell 88E1118 */
  346. static int m88e1118_config(struct phy_device *phydev)
  347. {
  348. /* Change Page Number */
  349. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0002);
  350. /* Delay RGMII TX and RX */
  351. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x1070);
  352. /* Change Page Number */
  353. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0003);
  354. /* Adjust LED control */
  355. phy_write(phydev, MDIO_DEVAD_NONE, 0x10, 0x021e);
  356. /* Change Page Number */
  357. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  358. return genphy_config_aneg(phydev);
  359. }
  360. static int m88e1118_startup(struct phy_device *phydev)
  361. {
  362. int ret;
  363. /* Change Page Number */
  364. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  365. ret = genphy_update_link(phydev);
  366. if (ret)
  367. return ret;
  368. return m88e1xxx_parse_status(phydev);
  369. }
  370. /* Marvell 88E1121R */
  371. static int m88e1121_config(struct phy_device *phydev)
  372. {
  373. int pg;
  374. /* Configure the PHY */
  375. genphy_config_aneg(phydev);
  376. /* Switch the page to access the led register */
  377. pg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE);
  378. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE,
  379. MIIM_88E1121_PHY_LED_PAGE);
  380. /* Configure leds */
  381. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_LED_CTRL,
  382. MIIM_88E1121_PHY_LED_DEF);
  383. /* Restore the page pointer */
  384. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_PAGE, pg);
  385. /* Disable IRQs and de-assert interrupt */
  386. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_EN, 0);
  387. phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1121_PHY_IRQ_STATUS);
  388. return 0;
  389. }
  390. /* Marvell 88E1145 */
  391. static int m88e1145_config(struct phy_device *phydev)
  392. {
  393. int reg;
  394. /* Errata E0, E1 */
  395. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x001b);
  396. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0x418f);
  397. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_PAGE, 0x0016);
  398. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_CAL_OV, 0xa2da);
  399. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1xxx_PHY_SCR,
  400. MIIM_88E1xxx_PHY_MDI_X_AUTO);
  401. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR);
  402. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  403. reg |= MIIM_M88E1145_RGMII_RX_DELAY |
  404. MIIM_M88E1145_RGMII_TX_DELAY;
  405. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_EXT_CR, reg);
  406. genphy_config_aneg(phydev);
  407. /* soft reset */
  408. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  409. reg |= BMCR_RESET;
  410. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  411. return 0;
  412. }
  413. static int m88e1145_startup(struct phy_device *phydev)
  414. {
  415. int ret;
  416. ret = genphy_update_link(phydev);
  417. if (ret)
  418. return ret;
  419. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1145_PHY_LED_CONTROL,
  420. MIIM_88E1145_PHY_LED_DIRECT);
  421. return m88e1xxx_parse_status(phydev);
  422. }
  423. /* Marvell 88E1149S */
  424. static int m88e1149_config(struct phy_device *phydev)
  425. {
  426. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x1f);
  427. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x200c);
  428. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1149_PHY_PAGE, 0x5);
  429. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x0);
  430. phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
  431. genphy_config_aneg(phydev);
  432. phy_reset(phydev);
  433. return 0;
  434. }
  435. /* Marvell 88E1310 */
  436. static int m88e1310_config(struct phy_device *phydev)
  437. {
  438. u16 reg;
  439. /* LED link and activity */
  440. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  441. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL);
  442. reg = (reg & ~0xf) | 0x1;
  443. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_LED_CTRL, reg);
  444. /* Set LED2/INT to INT mode, low active */
  445. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0003);
  446. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN);
  447. reg = (reg & 0x77ff) | 0x0880;
  448. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_IRQ_EN, reg);
  449. /* Set RGMII delay */
  450. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0002);
  451. reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL);
  452. reg |= 0x0030;
  453. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_RGMII_CTRL, reg);
  454. /* Ensure to return to page 0 */
  455. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1310_PHY_PAGE, 0x0000);
  456. return genphy_config_aneg(phydev);
  457. }
  458. static int m88e1680_config(struct phy_device *phydev)
  459. {
  460. /*
  461. * As per Marvell Release Notes - Alaska V 88E1680 Rev A2
  462. * Errata Section 4.1
  463. */
  464. u16 reg;
  465. int res;
  466. /* Matrix LED mode (not neede if single LED mode is used */
  467. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0004);
  468. reg = phy_read(phydev, MDIO_DEVAD_NONE, 27);
  469. reg |= (1 << 5);
  470. phy_write(phydev, MDIO_DEVAD_NONE, 27, reg);
  471. /* QSGMII TX amplitude change */
  472. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00fd);
  473. phy_write(phydev, MDIO_DEVAD_NONE, 8, 0x0b53);
  474. phy_write(phydev, MDIO_DEVAD_NONE, 7, 0x200d);
  475. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  476. /* EEE initialization */
  477. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x00ff);
  478. phy_write(phydev, MDIO_DEVAD_NONE, 17, 0xb030);
  479. phy_write(phydev, MDIO_DEVAD_NONE, 16, 0x215c);
  480. phy_write(phydev, MDIO_DEVAD_NONE, 22, 0x00fc);
  481. phy_write(phydev, MDIO_DEVAD_NONE, 24, 0x888c);
  482. phy_write(phydev, MDIO_DEVAD_NONE, 25, 0x888c);
  483. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_88E1118_PHY_PAGE, 0x0000);
  484. phy_write(phydev, MDIO_DEVAD_NONE, 0, 0x9140);
  485. res = genphy_config_aneg(phydev);
  486. if (res < 0)
  487. return res;
  488. /* soft reset */
  489. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  490. reg |= BMCR_RESET;
  491. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  492. return 0;
  493. }
  494. static struct phy_driver M88E1011S_driver = {
  495. .name = "Marvell 88E1011S",
  496. .uid = 0x1410c60,
  497. .mask = 0xffffff0,
  498. .features = PHY_GBIT_FEATURES,
  499. .config = &m88e1011s_config,
  500. .startup = &m88e1011s_startup,
  501. .shutdown = &genphy_shutdown,
  502. };
  503. static struct phy_driver M88E1111S_driver = {
  504. .name = "Marvell 88E1111S",
  505. .uid = 0x1410cc0,
  506. .mask = 0xffffff0,
  507. .features = PHY_GBIT_FEATURES,
  508. .config = &m88e1111s_config,
  509. .startup = &m88e1011s_startup,
  510. .shutdown = &genphy_shutdown,
  511. };
  512. static struct phy_driver M88E1118_driver = {
  513. .name = "Marvell 88E1118",
  514. .uid = 0x1410e10,
  515. .mask = 0xffffff0,
  516. .features = PHY_GBIT_FEATURES,
  517. .config = &m88e1118_config,
  518. .startup = &m88e1118_startup,
  519. .shutdown = &genphy_shutdown,
  520. };
  521. static struct phy_driver M88E1118R_driver = {
  522. .name = "Marvell 88E1118R",
  523. .uid = 0x1410e40,
  524. .mask = 0xffffff0,
  525. .features = PHY_GBIT_FEATURES,
  526. .config = &m88e1118_config,
  527. .startup = &m88e1118_startup,
  528. .shutdown = &genphy_shutdown,
  529. };
  530. static struct phy_driver M88E1121R_driver = {
  531. .name = "Marvell 88E1121R",
  532. .uid = 0x1410cb0,
  533. .mask = 0xffffff0,
  534. .features = PHY_GBIT_FEATURES,
  535. .config = &m88e1121_config,
  536. .startup = &genphy_startup,
  537. .shutdown = &genphy_shutdown,
  538. };
  539. static struct phy_driver M88E1145_driver = {
  540. .name = "Marvell 88E1145",
  541. .uid = 0x1410cd0,
  542. .mask = 0xffffff0,
  543. .features = PHY_GBIT_FEATURES,
  544. .config = &m88e1145_config,
  545. .startup = &m88e1145_startup,
  546. .shutdown = &genphy_shutdown,
  547. };
  548. static struct phy_driver M88E1149S_driver = {
  549. .name = "Marvell 88E1149S",
  550. .uid = 0x1410ca0,
  551. .mask = 0xffffff0,
  552. .features = PHY_GBIT_FEATURES,
  553. .config = &m88e1149_config,
  554. .startup = &m88e1011s_startup,
  555. .shutdown = &genphy_shutdown,
  556. };
  557. static struct phy_driver M88E1510_driver = {
  558. .name = "Marvell 88E1510",
  559. .uid = 0x1410dd0,
  560. .mask = 0xfffffff,
  561. .features = PHY_GBIT_FEATURES,
  562. .config = &m88e1510_config,
  563. .startup = &m88e1011s_startup,
  564. .shutdown = &genphy_shutdown,
  565. .readext = &m88e1xxx_phy_extread,
  566. .writeext = &m88e1xxx_phy_extwrite,
  567. };
  568. /*
  569. * This supports:
  570. * 88E1518, uid 0x1410dd1
  571. * 88E1512, uid 0x1410dd4
  572. */
  573. static struct phy_driver M88E1518_driver = {
  574. .name = "Marvell 88E1518",
  575. .uid = 0x1410dd0,
  576. .mask = 0xffffffa,
  577. .features = PHY_GBIT_FEATURES,
  578. .config = &m88e1518_config,
  579. .startup = &m88e1011s_startup,
  580. .shutdown = &genphy_shutdown,
  581. .readext = &m88e1xxx_phy_extread,
  582. .writeext = &m88e1xxx_phy_extwrite,
  583. };
  584. static struct phy_driver M88E1310_driver = {
  585. .name = "Marvell 88E1310",
  586. .uid = 0x01410e90,
  587. .mask = 0xffffff0,
  588. .features = PHY_GBIT_FEATURES,
  589. .config = &m88e1310_config,
  590. .startup = &m88e1011s_startup,
  591. .shutdown = &genphy_shutdown,
  592. };
  593. static struct phy_driver M88E1680_driver = {
  594. .name = "Marvell 88E1680",
  595. .uid = 0x1410ed0,
  596. .mask = 0xffffff0,
  597. .features = PHY_GBIT_FEATURES,
  598. .config = &m88e1680_config,
  599. .startup = &genphy_startup,
  600. .shutdown = &genphy_shutdown,
  601. };
  602. int phy_marvell_init(void)
  603. {
  604. phy_register(&M88E1310_driver);
  605. phy_register(&M88E1149S_driver);
  606. phy_register(&M88E1145_driver);
  607. phy_register(&M88E1121R_driver);
  608. phy_register(&M88E1118_driver);
  609. phy_register(&M88E1118R_driver);
  610. phy_register(&M88E1111S_driver);
  611. phy_register(&M88E1011S_driver);
  612. phy_register(&M88E1510_driver);
  613. phy_register(&M88E1518_driver);
  614. phy_register(&M88E1680_driver);
  615. return 0;
  616. }