pfe_mdio.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015-2016 Freescale Semiconductor, Inc.
  4. * Copyright 2017 NXP
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <dm/platform_data/pfe_dm_eth.h>
  9. #include <net.h>
  10. #include <net/pfe_eth/pfe_eth.h>
  11. extern struct gemac_s gem_info[];
  12. #if defined(CONFIG_PHYLIB)
  13. #define MDIO_TIMEOUT 5000
  14. static int pfe_write_addr(struct mii_dev *bus, int phy_addr, int dev_addr,
  15. int reg_addr)
  16. {
  17. void *reg_base = bus->priv;
  18. u32 devadr;
  19. u32 phy;
  20. u32 reg_data;
  21. int timeout = MDIO_TIMEOUT;
  22. devadr = ((dev_addr & EMAC_MII_DATA_RA_MASK) << EMAC_MII_DATA_RA_SHIFT);
  23. phy = ((phy_addr & EMAC_MII_DATA_PA_MASK) << EMAC_MII_DATA_PA_SHIFT);
  24. reg_data = (EMAC_MII_DATA_TA | phy | devadr | reg_addr);
  25. writel(reg_data, reg_base + EMAC_MII_DATA_REG);
  26. /*
  27. * wait for the MII interrupt
  28. */
  29. while (!(readl(reg_base + EMAC_IEVENT_REG) & EMAC_IEVENT_MII)) {
  30. if (timeout-- <= 0) {
  31. printf("Phy MDIO read/write timeout\n");
  32. return -1;
  33. }
  34. }
  35. /*
  36. * clear MII interrupt
  37. */
  38. writel(EMAC_IEVENT_MII, reg_base + EMAC_IEVENT_REG);
  39. return 0;
  40. }
  41. static int pfe_phy_read(struct mii_dev *bus, int phy_addr, int dev_addr,
  42. int reg_addr)
  43. {
  44. void *reg_base = bus->priv;
  45. u32 reg;
  46. u32 phy;
  47. u32 reg_data;
  48. u16 val;
  49. int timeout = MDIO_TIMEOUT;
  50. if (dev_addr == MDIO_DEVAD_NONE) {
  51. reg = ((reg_addr & EMAC_MII_DATA_RA_MASK) <<
  52. EMAC_MII_DATA_RA_SHIFT);
  53. } else {
  54. pfe_write_addr(bus, phy_addr, dev_addr, reg_addr);
  55. reg = ((dev_addr & EMAC_MII_DATA_RA_MASK) <<
  56. EMAC_MII_DATA_RA_SHIFT);
  57. }
  58. phy = ((phy_addr & EMAC_MII_DATA_PA_MASK) << EMAC_MII_DATA_PA_SHIFT);
  59. if (dev_addr == MDIO_DEVAD_NONE)
  60. reg_data = (EMAC_MII_DATA_ST | EMAC_MII_DATA_OP_RD |
  61. EMAC_MII_DATA_TA | phy | reg);
  62. else
  63. reg_data = (EMAC_MII_DATA_OP_CL45_RD | EMAC_MII_DATA_TA |
  64. phy | reg);
  65. writel(reg_data, reg_base + EMAC_MII_DATA_REG);
  66. /*
  67. * wait for the MII interrupt
  68. */
  69. while (!(readl(reg_base + EMAC_IEVENT_REG) & EMAC_IEVENT_MII)) {
  70. if (timeout-- <= 0) {
  71. printf("Phy MDIO read/write timeout\n");
  72. return -1;
  73. }
  74. }
  75. /*
  76. * clear MII interrupt
  77. */
  78. writel(EMAC_IEVENT_MII, reg_base + EMAC_IEVENT_REG);
  79. /*
  80. * it's now safe to read the PHY's register
  81. */
  82. val = (u16)readl(reg_base + EMAC_MII_DATA_REG);
  83. debug("%s: %p phy: 0x%x reg:0x%08x val:%#x\n", __func__, reg_base,
  84. phy_addr, reg_addr, val);
  85. return val;
  86. }
  87. static int pfe_phy_write(struct mii_dev *bus, int phy_addr, int dev_addr,
  88. int reg_addr, u16 data)
  89. {
  90. void *reg_base = bus->priv;
  91. u32 reg;
  92. u32 phy;
  93. u32 reg_data;
  94. int timeout = MDIO_TIMEOUT;
  95. int val;
  96. if (dev_addr == MDIO_DEVAD_NONE) {
  97. reg = ((reg_addr & EMAC_MII_DATA_RA_MASK) <<
  98. EMAC_MII_DATA_RA_SHIFT);
  99. } else {
  100. pfe_write_addr(bus, phy_addr, dev_addr, reg_addr);
  101. reg = ((dev_addr & EMAC_MII_DATA_RA_MASK) <<
  102. EMAC_MII_DATA_RA_SHIFT);
  103. }
  104. phy = ((phy_addr & EMAC_MII_DATA_PA_MASK) << EMAC_MII_DATA_PA_SHIFT);
  105. if (dev_addr == MDIO_DEVAD_NONE)
  106. reg_data = (EMAC_MII_DATA_ST | EMAC_MII_DATA_OP_WR |
  107. EMAC_MII_DATA_TA | phy | reg | data);
  108. else
  109. reg_data = (EMAC_MII_DATA_OP_CL45_WR | EMAC_MII_DATA_TA |
  110. phy | reg | data);
  111. writel(reg_data, reg_base + EMAC_MII_DATA_REG);
  112. /*
  113. * wait for the MII interrupt
  114. */
  115. while (!(readl(reg_base + EMAC_IEVENT_REG) & EMAC_IEVENT_MII)) {
  116. if (timeout-- <= 0) {
  117. printf("Phy MDIO read/write timeout\n");
  118. return -1;
  119. }
  120. }
  121. /*
  122. * clear MII interrupt
  123. */
  124. writel(EMAC_IEVENT_MII, reg_base + EMAC_IEVENT_REG);
  125. debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phy_addr,
  126. reg_addr, data);
  127. return val;
  128. }
  129. static void pfe_configure_serdes(struct pfe_eth_dev *priv)
  130. {
  131. struct mii_dev bus;
  132. int value, sgmii_2500 = 0;
  133. struct gemac_s *gem = priv->gem;
  134. if (gem->phy_mode == PHY_INTERFACE_MODE_SGMII_2500)
  135. sgmii_2500 = 1;
  136. printf("%s %d\n", __func__, priv->gemac_port);
  137. /* PCS configuration done with corresponding GEMAC */
  138. bus.priv = gem_info[priv->gemac_port].gemac_base;
  139. pfe_phy_read(&bus, 0, MDIO_DEVAD_NONE, 0x0);
  140. pfe_phy_read(&bus, 0, MDIO_DEVAD_NONE, 0x1);
  141. pfe_phy_read(&bus, 0, MDIO_DEVAD_NONE, 0x2);
  142. pfe_phy_read(&bus, 0, MDIO_DEVAD_NONE, 0x3);
  143. /* Reset serdes */
  144. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x0, 0x8000);
  145. /* SGMII IF mode + AN enable only for 1G SGMII, not for 2.5G */
  146. value = PHY_SGMII_IF_MODE_SGMII;
  147. if (!sgmii_2500)
  148. value |= PHY_SGMII_IF_MODE_AN;
  149. else
  150. value |= PHY_SGMII_IF_MODE_SGMII_GBT;
  151. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x14, value);
  152. /* Dev ability according to SGMII specification */
  153. value = PHY_SGMII_DEV_ABILITY_SGMII;
  154. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x4, value);
  155. /* These values taken from validation team */
  156. if (!sgmii_2500) {
  157. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x13, 0x0);
  158. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x12, 0x400);
  159. } else {
  160. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x13, 0x7);
  161. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0x12, 0xa120);
  162. }
  163. /* Restart AN */
  164. value = PHY_SGMII_CR_DEF_VAL;
  165. if (!sgmii_2500)
  166. value |= PHY_SGMII_CR_RESET_AN;
  167. /* Disable Auto neg for 2.5G SGMII as it doesn't support auto neg*/
  168. if (sgmii_2500)
  169. value &= ~PHY_SGMII_ENABLE_AN;
  170. pfe_phy_write(&bus, 0, MDIO_DEVAD_NONE, 0, value);
  171. }
  172. int pfe_phy_configure(struct pfe_eth_dev *priv, int dev_id, int phy_id)
  173. {
  174. struct phy_device *phydev = NULL;
  175. struct udevice *dev = priv->dev;
  176. struct gemac_s *gem = priv->gem;
  177. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  178. if (!gem->bus)
  179. return -1;
  180. /* Configure SGMII PCS */
  181. if (gem->phy_mode == PHY_INTERFACE_MODE_SGMII ||
  182. gem->phy_mode == PHY_INTERFACE_MODE_SGMII_2500) {
  183. out_be32(&scfg->mdioselcr, 0x00000000);
  184. pfe_configure_serdes(priv);
  185. }
  186. mdelay(100);
  187. /* By this time on-chip SGMII initialization is done
  188. * we can switch mdio interface to external PHYs
  189. */
  190. out_be32(&scfg->mdioselcr, 0x80000000);
  191. phydev = phy_connect(gem->bus, phy_id, dev, gem->phy_mode);
  192. if (!phydev) {
  193. printf("phy_connect failed\n");
  194. return -ENODEV;
  195. }
  196. phy_config(phydev);
  197. priv->phydev = phydev;
  198. return 0;
  199. }
  200. #endif
  201. struct mii_dev *pfe_mdio_init(struct pfe_mdio_info *mdio_info)
  202. {
  203. struct mii_dev *bus;
  204. int ret;
  205. u32 mdio_speed;
  206. u32 pclk = 250000000;
  207. bus = mdio_alloc();
  208. if (!bus) {
  209. printf("mdio_alloc failed\n");
  210. return NULL;
  211. }
  212. bus->read = pfe_phy_read;
  213. bus->write = pfe_phy_write;
  214. /* MAC1 MDIO used to communicate with external PHYS */
  215. bus->priv = mdio_info->reg_base;
  216. sprintf(bus->name, mdio_info->name);
  217. /* configure mdio speed */
  218. mdio_speed = (DIV_ROUND_UP(pclk, 4000000) << EMAC_MII_SPEED_SHIFT);
  219. mdio_speed |= EMAC_HOLDTIME(0x5);
  220. writel(mdio_speed, mdio_info->reg_base + EMAC_MII_CTRL_REG);
  221. ret = mdio_register(bus);
  222. if (ret) {
  223. printf("mdio_register failed\n");
  224. free(bus);
  225. return NULL;
  226. }
  227. return bus;
  228. }
  229. void pfe_set_mdio(int dev_id, struct mii_dev *bus)
  230. {
  231. gem_info[dev_id].bus = bus;
  232. }
  233. void pfe_set_phy_address_mode(int dev_id, int phy_id, int phy_mode)
  234. {
  235. gem_info[dev_id].phy_address = phy_id;
  236. gem_info[dev_id].phy_mode = phy_mode;
  237. }