mvneta.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs.
  4. *
  5. * U-Boot version:
  6. * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
  7. *
  8. * Based on the Linux version which is:
  9. * Copyright (C) 2012 Marvell
  10. *
  11. * Rami Rosen <rosenr@marvell.com>
  12. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  13. */
  14. #include <common.h>
  15. #include <dm.h>
  16. #include <net.h>
  17. #include <netdev.h>
  18. #include <config.h>
  19. #include <malloc.h>
  20. #include <asm/io.h>
  21. #include <linux/errno.h>
  22. #include <phy.h>
  23. #include <miiphy.h>
  24. #include <watchdog.h>
  25. #include <asm/arch/cpu.h>
  26. #include <asm/arch/soc.h>
  27. #include <linux/compat.h>
  28. #include <linux/mbus.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. #if !defined(CONFIG_PHYLIB)
  31. # error Marvell mvneta requires PHYLIB
  32. #endif
  33. /* Some linux -> U-Boot compatibility stuff */
  34. #define netdev_err(dev, fmt, args...) \
  35. printf(fmt, ##args)
  36. #define netdev_warn(dev, fmt, args...) \
  37. printf(fmt, ##args)
  38. #define netdev_info(dev, fmt, args...) \
  39. printf(fmt, ##args)
  40. #define CONFIG_NR_CPUS 1
  41. #define ETH_HLEN 14 /* Total octets in header */
  42. /* 2(HW hdr) 14(MAC hdr) 4(CRC) 32(extra for cache prefetch) */
  43. #define WRAP (2 + ETH_HLEN + 4 + 32)
  44. #define MTU 1500
  45. #define RX_BUFFER_SIZE (ALIGN(MTU + WRAP, ARCH_DMA_MINALIGN))
  46. #define MVNETA_SMI_TIMEOUT 10000
  47. /* Registers */
  48. #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2))
  49. #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1)
  50. #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8)
  51. #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8)
  52. #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2))
  53. #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16)
  54. #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2))
  55. #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2))
  56. #define MVNETA_RXQ_BUF_SIZE_SHIFT 19
  57. #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19)
  58. #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2))
  59. #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff
  60. #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2))
  61. #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16
  62. #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255
  63. #define MVNETA_PORT_RX_RESET 0x1cc0
  64. #define MVNETA_PORT_RX_DMA_RESET BIT(0)
  65. #define MVNETA_PHY_ADDR 0x2000
  66. #define MVNETA_PHY_ADDR_MASK 0x1f
  67. #define MVNETA_SMI 0x2004
  68. #define MVNETA_PHY_REG_MASK 0x1f
  69. /* SMI register fields */
  70. #define MVNETA_SMI_DATA_OFFS 0 /* Data */
  71. #define MVNETA_SMI_DATA_MASK (0xffff << MVNETA_SMI_DATA_OFFS)
  72. #define MVNETA_SMI_DEV_ADDR_OFFS 16 /* PHY device address */
  73. #define MVNETA_SMI_REG_ADDR_OFFS 21 /* PHY device reg addr*/
  74. #define MVNETA_SMI_OPCODE_OFFS 26 /* Write/Read opcode */
  75. #define MVNETA_SMI_OPCODE_READ (1 << MVNETA_SMI_OPCODE_OFFS)
  76. #define MVNETA_SMI_READ_VALID (1 << 27) /* Read Valid */
  77. #define MVNETA_SMI_BUSY (1 << 28) /* Busy */
  78. #define MVNETA_MBUS_RETRY 0x2010
  79. #define MVNETA_UNIT_INTR_CAUSE 0x2080
  80. #define MVNETA_UNIT_CONTROL 0x20B0
  81. #define MVNETA_PHY_POLLING_ENABLE BIT(1)
  82. #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3))
  83. #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3))
  84. #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2))
  85. #define MVNETA_WIN_SIZE_MASK (0xffff0000)
  86. #define MVNETA_BASE_ADDR_ENABLE 0x2290
  87. #define MVNETA_BASE_ADDR_ENABLE_BIT 0x1
  88. #define MVNETA_PORT_ACCESS_PROTECT 0x2294
  89. #define MVNETA_PORT_ACCESS_PROTECT_WIN0_RW 0x3
  90. #define MVNETA_PORT_CONFIG 0x2400
  91. #define MVNETA_UNI_PROMISC_MODE BIT(0)
  92. #define MVNETA_DEF_RXQ(q) ((q) << 1)
  93. #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4)
  94. #define MVNETA_TX_UNSET_ERR_SUM BIT(12)
  95. #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16)
  96. #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19)
  97. #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22)
  98. #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25)
  99. #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \
  100. MVNETA_DEF_RXQ_ARP(q) | \
  101. MVNETA_DEF_RXQ_TCP(q) | \
  102. MVNETA_DEF_RXQ_UDP(q) | \
  103. MVNETA_DEF_RXQ_BPDU(q) | \
  104. MVNETA_TX_UNSET_ERR_SUM | \
  105. MVNETA_RX_CSUM_WITH_PSEUDO_HDR)
  106. #define MVNETA_PORT_CONFIG_EXTEND 0x2404
  107. #define MVNETA_MAC_ADDR_LOW 0x2414
  108. #define MVNETA_MAC_ADDR_HIGH 0x2418
  109. #define MVNETA_SDMA_CONFIG 0x241c
  110. #define MVNETA_SDMA_BRST_SIZE_16 4
  111. #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1)
  112. #define MVNETA_RX_NO_DATA_SWAP BIT(4)
  113. #define MVNETA_TX_NO_DATA_SWAP BIT(5)
  114. #define MVNETA_DESC_SWAP BIT(6)
  115. #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22)
  116. #define MVNETA_PORT_STATUS 0x2444
  117. #define MVNETA_TX_IN_PRGRS BIT(1)
  118. #define MVNETA_TX_FIFO_EMPTY BIT(8)
  119. #define MVNETA_RX_MIN_FRAME_SIZE 0x247c
  120. #define MVNETA_SERDES_CFG 0x24A0
  121. #define MVNETA_SGMII_SERDES_PROTO 0x0cc7
  122. #define MVNETA_QSGMII_SERDES_PROTO 0x0667
  123. #define MVNETA_TYPE_PRIO 0x24bc
  124. #define MVNETA_FORCE_UNI BIT(21)
  125. #define MVNETA_TXQ_CMD_1 0x24e4
  126. #define MVNETA_TXQ_CMD 0x2448
  127. #define MVNETA_TXQ_DISABLE_SHIFT 8
  128. #define MVNETA_TXQ_ENABLE_MASK 0x000000ff
  129. #define MVNETA_ACC_MODE 0x2500
  130. #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2))
  131. #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff
  132. #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00
  133. #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2))
  134. /* Exception Interrupt Port/Queue Cause register */
  135. #define MVNETA_INTR_NEW_CAUSE 0x25a0
  136. #define MVNETA_INTR_NEW_MASK 0x25a4
  137. /* bits 0..7 = TXQ SENT, one bit per queue.
  138. * bits 8..15 = RXQ OCCUP, one bit per queue.
  139. * bits 16..23 = RXQ FREE, one bit per queue.
  140. * bit 29 = OLD_REG_SUM, see old reg ?
  141. * bit 30 = TX_ERR_SUM, one bit for 4 ports
  142. * bit 31 = MISC_SUM, one bit for 4 ports
  143. */
  144. #define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0)
  145. #define MVNETA_TX_INTR_MASK_ALL (0xff << 0)
  146. #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8)
  147. #define MVNETA_RX_INTR_MASK_ALL (0xff << 8)
  148. #define MVNETA_INTR_OLD_CAUSE 0x25a8
  149. #define MVNETA_INTR_OLD_MASK 0x25ac
  150. /* Data Path Port/Queue Cause Register */
  151. #define MVNETA_INTR_MISC_CAUSE 0x25b0
  152. #define MVNETA_INTR_MISC_MASK 0x25b4
  153. #define MVNETA_INTR_ENABLE 0x25b8
  154. #define MVNETA_RXQ_CMD 0x2680
  155. #define MVNETA_RXQ_DISABLE_SHIFT 8
  156. #define MVNETA_RXQ_ENABLE_MASK 0x000000ff
  157. #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4))
  158. #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4))
  159. #define MVNETA_GMAC_CTRL_0 0x2c00
  160. #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2
  161. #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc
  162. #define MVNETA_GMAC0_PORT_ENABLE BIT(0)
  163. #define MVNETA_GMAC_CTRL_2 0x2c08
  164. #define MVNETA_GMAC2_PCS_ENABLE BIT(3)
  165. #define MVNETA_GMAC2_PORT_RGMII BIT(4)
  166. #define MVNETA_GMAC2_PORT_RESET BIT(6)
  167. #define MVNETA_GMAC_STATUS 0x2c10
  168. #define MVNETA_GMAC_LINK_UP BIT(0)
  169. #define MVNETA_GMAC_SPEED_1000 BIT(1)
  170. #define MVNETA_GMAC_SPEED_100 BIT(2)
  171. #define MVNETA_GMAC_FULL_DUPLEX BIT(3)
  172. #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4)
  173. #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5)
  174. #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6)
  175. #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7)
  176. #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c
  177. #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0)
  178. #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1)
  179. #define MVNETA_GMAC_FORCE_LINK_UP (BIT(0) | BIT(1))
  180. #define MVNETA_GMAC_IB_BYPASS_AN_EN BIT(3)
  181. #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5)
  182. #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6)
  183. #define MVNETA_GMAC_AN_SPEED_EN BIT(7)
  184. #define MVNETA_GMAC_SET_FC_EN BIT(8)
  185. #define MVNETA_GMAC_ADVERT_FC_EN BIT(9)
  186. #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12)
  187. #define MVNETA_GMAC_AN_DUPLEX_EN BIT(13)
  188. #define MVNETA_GMAC_SAMPLE_TX_CFG_EN BIT(15)
  189. #define MVNETA_MIB_COUNTERS_BASE 0x3080
  190. #define MVNETA_MIB_LATE_COLLISION 0x7c
  191. #define MVNETA_DA_FILT_SPEC_MCAST 0x3400
  192. #define MVNETA_DA_FILT_OTH_MCAST 0x3500
  193. #define MVNETA_DA_FILT_UCAST_BASE 0x3600
  194. #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2))
  195. #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2))
  196. #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000
  197. #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16)
  198. #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2))
  199. #define MVNETA_TXQ_DEC_SENT_SHIFT 16
  200. #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2))
  201. #define MVNETA_TXQ_SENT_DESC_SHIFT 16
  202. #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000
  203. #define MVNETA_PORT_TX_RESET 0x3cf0
  204. #define MVNETA_PORT_TX_DMA_RESET BIT(0)
  205. #define MVNETA_TX_MTU 0x3e0c
  206. #define MVNETA_TX_TOKEN_SIZE 0x3e14
  207. #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff
  208. #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2))
  209. #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff
  210. /* Descriptor ring Macros */
  211. #define MVNETA_QUEUE_NEXT_DESC(q, index) \
  212. (((index) < (q)->last_desc) ? ((index) + 1) : 0)
  213. /* Various constants */
  214. /* Coalescing */
  215. #define MVNETA_TXDONE_COAL_PKTS 16
  216. #define MVNETA_RX_COAL_PKTS 32
  217. #define MVNETA_RX_COAL_USEC 100
  218. /* The two bytes Marvell header. Either contains a special value used
  219. * by Marvell switches when a specific hardware mode is enabled (not
  220. * supported by this driver) or is filled automatically by zeroes on
  221. * the RX side. Those two bytes being at the front of the Ethernet
  222. * header, they allow to have the IP header aligned on a 4 bytes
  223. * boundary automatically: the hardware skips those two bytes on its
  224. * own.
  225. */
  226. #define MVNETA_MH_SIZE 2
  227. #define MVNETA_VLAN_TAG_LEN 4
  228. #define MVNETA_CPU_D_CACHE_LINE_SIZE 32
  229. #define MVNETA_TX_CSUM_MAX_SIZE 9800
  230. #define MVNETA_ACC_MODE_EXT 1
  231. /* Timeout constants */
  232. #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000
  233. #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000
  234. #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000
  235. #define MVNETA_TX_MTU_MAX 0x3ffff
  236. /* Max number of Rx descriptors */
  237. #define MVNETA_MAX_RXD 16
  238. /* Max number of Tx descriptors */
  239. #define MVNETA_MAX_TXD 16
  240. /* descriptor aligned size */
  241. #define MVNETA_DESC_ALIGNED_SIZE 32
  242. struct mvneta_port {
  243. void __iomem *base;
  244. struct mvneta_rx_queue *rxqs;
  245. struct mvneta_tx_queue *txqs;
  246. u8 mcast_count[256];
  247. u16 tx_ring_size;
  248. u16 rx_ring_size;
  249. phy_interface_t phy_interface;
  250. unsigned int link;
  251. unsigned int duplex;
  252. unsigned int speed;
  253. int init;
  254. int phyaddr;
  255. struct phy_device *phydev;
  256. struct mii_dev *bus;
  257. };
  258. /* The mvneta_tx_desc and mvneta_rx_desc structures describe the
  259. * layout of the transmit and reception DMA descriptors, and their
  260. * layout is therefore defined by the hardware design
  261. */
  262. #define MVNETA_TX_L3_OFF_SHIFT 0
  263. #define MVNETA_TX_IP_HLEN_SHIFT 8
  264. #define MVNETA_TX_L4_UDP BIT(16)
  265. #define MVNETA_TX_L3_IP6 BIT(17)
  266. #define MVNETA_TXD_IP_CSUM BIT(18)
  267. #define MVNETA_TXD_Z_PAD BIT(19)
  268. #define MVNETA_TXD_L_DESC BIT(20)
  269. #define MVNETA_TXD_F_DESC BIT(21)
  270. #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \
  271. MVNETA_TXD_L_DESC | \
  272. MVNETA_TXD_F_DESC)
  273. #define MVNETA_TX_L4_CSUM_FULL BIT(30)
  274. #define MVNETA_TX_L4_CSUM_NOT BIT(31)
  275. #define MVNETA_RXD_ERR_CRC 0x0
  276. #define MVNETA_RXD_ERR_SUMMARY BIT(16)
  277. #define MVNETA_RXD_ERR_OVERRUN BIT(17)
  278. #define MVNETA_RXD_ERR_LEN BIT(18)
  279. #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18))
  280. #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18))
  281. #define MVNETA_RXD_L3_IP4 BIT(25)
  282. #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27))
  283. #define MVNETA_RXD_L4_CSUM_OK BIT(30)
  284. struct mvneta_tx_desc {
  285. u32 command; /* Options used by HW for packet transmitting.*/
  286. u16 reserverd1; /* csum_l4 (for future use) */
  287. u16 data_size; /* Data size of transmitted packet in bytes */
  288. u32 buf_phys_addr; /* Physical addr of transmitted buffer */
  289. u32 reserved2; /* hw_cmd - (for future use, PMT) */
  290. u32 reserved3[4]; /* Reserved - (for future use) */
  291. };
  292. struct mvneta_rx_desc {
  293. u32 status; /* Info about received packet */
  294. u16 reserved1; /* pnc_info - (for future use, PnC) */
  295. u16 data_size; /* Size of received packet in bytes */
  296. u32 buf_phys_addr; /* Physical address of the buffer */
  297. u32 reserved2; /* pnc_flow_id (for future use, PnC) */
  298. u32 buf_cookie; /* cookie for access to RX buffer in rx path */
  299. u16 reserved3; /* prefetch_cmd, for future use */
  300. u16 reserved4; /* csum_l4 - (for future use, PnC) */
  301. u32 reserved5; /* pnc_extra PnC (for future use, PnC) */
  302. u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */
  303. };
  304. struct mvneta_tx_queue {
  305. /* Number of this TX queue, in the range 0-7 */
  306. u8 id;
  307. /* Number of TX DMA descriptors in the descriptor ring */
  308. int size;
  309. /* Index of last TX DMA descriptor that was inserted */
  310. int txq_put_index;
  311. /* Index of the TX DMA descriptor to be cleaned up */
  312. int txq_get_index;
  313. /* Virtual address of the TX DMA descriptors array */
  314. struct mvneta_tx_desc *descs;
  315. /* DMA address of the TX DMA descriptors array */
  316. dma_addr_t descs_phys;
  317. /* Index of the last TX DMA descriptor */
  318. int last_desc;
  319. /* Index of the next TX DMA descriptor to process */
  320. int next_desc_to_proc;
  321. };
  322. struct mvneta_rx_queue {
  323. /* rx queue number, in the range 0-7 */
  324. u8 id;
  325. /* num of rx descriptors in the rx descriptor ring */
  326. int size;
  327. /* Virtual address of the RX DMA descriptors array */
  328. struct mvneta_rx_desc *descs;
  329. /* DMA address of the RX DMA descriptors array */
  330. dma_addr_t descs_phys;
  331. /* Index of the last RX DMA descriptor */
  332. int last_desc;
  333. /* Index of the next RX DMA descriptor to process */
  334. int next_desc_to_proc;
  335. };
  336. /* U-Boot doesn't use the queues, so set the number to 1 */
  337. static int rxq_number = 1;
  338. static int txq_number = 1;
  339. static int rxq_def;
  340. struct buffer_location {
  341. struct mvneta_tx_desc *tx_descs;
  342. struct mvneta_rx_desc *rx_descs;
  343. u32 rx_buffers;
  344. };
  345. /*
  346. * All 4 interfaces use the same global buffer, since only one interface
  347. * can be enabled at once
  348. */
  349. static struct buffer_location buffer_loc;
  350. /*
  351. * Page table entries are set to 1MB, or multiples of 1MB
  352. * (not < 1MB). driver uses less bd's so use 1MB bdspace.
  353. */
  354. #define BD_SPACE (1 << 20)
  355. /*
  356. * Dummy implementation that can be overwritten by a board
  357. * specific function
  358. */
  359. __weak int board_network_enable(struct mii_dev *bus)
  360. {
  361. return 0;
  362. }
  363. /* Utility/helper methods */
  364. /* Write helper method */
  365. static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data)
  366. {
  367. writel(data, pp->base + offset);
  368. }
  369. /* Read helper method */
  370. static u32 mvreg_read(struct mvneta_port *pp, u32 offset)
  371. {
  372. return readl(pp->base + offset);
  373. }
  374. /* Clear all MIB counters */
  375. static void mvneta_mib_counters_clear(struct mvneta_port *pp)
  376. {
  377. int i;
  378. /* Perform dummy reads from MIB counters */
  379. for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4)
  380. mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i));
  381. }
  382. /* Rx descriptors helper methods */
  383. /* Checks whether the RX descriptor having this status is both the first
  384. * and the last descriptor for the RX packet. Each RX packet is currently
  385. * received through a single RX descriptor, so not having each RX
  386. * descriptor with its first and last bits set is an error
  387. */
  388. static int mvneta_rxq_desc_is_first_last(u32 status)
  389. {
  390. return (status & MVNETA_RXD_FIRST_LAST_DESC) ==
  391. MVNETA_RXD_FIRST_LAST_DESC;
  392. }
  393. /* Add number of descriptors ready to receive new packets */
  394. static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp,
  395. struct mvneta_rx_queue *rxq,
  396. int ndescs)
  397. {
  398. /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can
  399. * be added at once
  400. */
  401. while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) {
  402. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  403. (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX <<
  404. MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  405. ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX;
  406. }
  407. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id),
  408. (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT));
  409. }
  410. /* Get number of RX descriptors occupied by received packets */
  411. static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp,
  412. struct mvneta_rx_queue *rxq)
  413. {
  414. u32 val;
  415. val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id));
  416. return val & MVNETA_RXQ_OCCUPIED_ALL_MASK;
  417. }
  418. /* Update num of rx desc called upon return from rx path or
  419. * from mvneta_rxq_drop_pkts().
  420. */
  421. static void mvneta_rxq_desc_num_update(struct mvneta_port *pp,
  422. struct mvneta_rx_queue *rxq,
  423. int rx_done, int rx_filled)
  424. {
  425. u32 val;
  426. if ((rx_done <= 0xff) && (rx_filled <= 0xff)) {
  427. val = rx_done |
  428. (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT);
  429. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  430. return;
  431. }
  432. /* Only 255 descriptors can be added at once */
  433. while ((rx_done > 0) || (rx_filled > 0)) {
  434. if (rx_done <= 0xff) {
  435. val = rx_done;
  436. rx_done = 0;
  437. } else {
  438. val = 0xff;
  439. rx_done -= 0xff;
  440. }
  441. if (rx_filled <= 0xff) {
  442. val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  443. rx_filled = 0;
  444. } else {
  445. val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT;
  446. rx_filled -= 0xff;
  447. }
  448. mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val);
  449. }
  450. }
  451. /* Get pointer to next RX descriptor to be processed by SW */
  452. static struct mvneta_rx_desc *
  453. mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq)
  454. {
  455. int rx_desc = rxq->next_desc_to_proc;
  456. rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc);
  457. return rxq->descs + rx_desc;
  458. }
  459. /* Tx descriptors helper methods */
  460. /* Update HW with number of TX descriptors to be sent */
  461. static void mvneta_txq_pend_desc_add(struct mvneta_port *pp,
  462. struct mvneta_tx_queue *txq,
  463. int pend_desc)
  464. {
  465. u32 val;
  466. /* Only 255 descriptors can be added at once ; Assume caller
  467. * process TX descriptors in quanta less than 256
  468. */
  469. val = pend_desc;
  470. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  471. }
  472. /* Get pointer to next TX descriptor to be processed (send) by HW */
  473. static struct mvneta_tx_desc *
  474. mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq)
  475. {
  476. int tx_desc = txq->next_desc_to_proc;
  477. txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc);
  478. return txq->descs + tx_desc;
  479. }
  480. /* Set rxq buf size */
  481. static void mvneta_rxq_buf_size_set(struct mvneta_port *pp,
  482. struct mvneta_rx_queue *rxq,
  483. int buf_size)
  484. {
  485. u32 val;
  486. val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id));
  487. val &= ~MVNETA_RXQ_BUF_SIZE_MASK;
  488. val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT);
  489. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val);
  490. }
  491. static int mvneta_port_is_fixed_link(struct mvneta_port *pp)
  492. {
  493. /* phy_addr is set to invalid value for fixed link */
  494. return pp->phyaddr > PHY_MAX_ADDR;
  495. }
  496. /* Start the Ethernet port RX and TX activity */
  497. static void mvneta_port_up(struct mvneta_port *pp)
  498. {
  499. int queue;
  500. u32 q_map;
  501. /* Enable all initialized TXs. */
  502. mvneta_mib_counters_clear(pp);
  503. q_map = 0;
  504. for (queue = 0; queue < txq_number; queue++) {
  505. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  506. if (txq->descs != NULL)
  507. q_map |= (1 << queue);
  508. }
  509. mvreg_write(pp, MVNETA_TXQ_CMD, q_map);
  510. /* Enable all initialized RXQs. */
  511. q_map = 0;
  512. for (queue = 0; queue < rxq_number; queue++) {
  513. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  514. if (rxq->descs != NULL)
  515. q_map |= (1 << queue);
  516. }
  517. mvreg_write(pp, MVNETA_RXQ_CMD, q_map);
  518. }
  519. /* Stop the Ethernet port activity */
  520. static void mvneta_port_down(struct mvneta_port *pp)
  521. {
  522. u32 val;
  523. int count;
  524. /* Stop Rx port activity. Check port Rx activity. */
  525. val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK;
  526. /* Issue stop command for active channels only */
  527. if (val != 0)
  528. mvreg_write(pp, MVNETA_RXQ_CMD,
  529. val << MVNETA_RXQ_DISABLE_SHIFT);
  530. /* Wait for all Rx activity to terminate. */
  531. count = 0;
  532. do {
  533. if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) {
  534. netdev_warn(pp->dev,
  535. "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n",
  536. val);
  537. break;
  538. }
  539. mdelay(1);
  540. val = mvreg_read(pp, MVNETA_RXQ_CMD);
  541. } while (val & 0xff);
  542. /* Stop Tx port activity. Check port Tx activity. Issue stop
  543. * command for active channels only
  544. */
  545. val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK;
  546. if (val != 0)
  547. mvreg_write(pp, MVNETA_TXQ_CMD,
  548. (val << MVNETA_TXQ_DISABLE_SHIFT));
  549. /* Wait for all Tx activity to terminate. */
  550. count = 0;
  551. do {
  552. if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) {
  553. netdev_warn(pp->dev,
  554. "TIMEOUT for TX stopped status=0x%08x\n",
  555. val);
  556. break;
  557. }
  558. mdelay(1);
  559. /* Check TX Command reg that all Txqs are stopped */
  560. val = mvreg_read(pp, MVNETA_TXQ_CMD);
  561. } while (val & 0xff);
  562. /* Double check to verify that TX FIFO is empty */
  563. count = 0;
  564. do {
  565. if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) {
  566. netdev_warn(pp->dev,
  567. "TX FIFO empty timeout status=0x08%x\n",
  568. val);
  569. break;
  570. }
  571. mdelay(1);
  572. val = mvreg_read(pp, MVNETA_PORT_STATUS);
  573. } while (!(val & MVNETA_TX_FIFO_EMPTY) &&
  574. (val & MVNETA_TX_IN_PRGRS));
  575. udelay(200);
  576. }
  577. /* Enable the port by setting the port enable bit of the MAC control register */
  578. static void mvneta_port_enable(struct mvneta_port *pp)
  579. {
  580. u32 val;
  581. /* Enable port */
  582. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  583. val |= MVNETA_GMAC0_PORT_ENABLE;
  584. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  585. }
  586. /* Disable the port and wait for about 200 usec before retuning */
  587. static void mvneta_port_disable(struct mvneta_port *pp)
  588. {
  589. u32 val;
  590. /* Reset the Enable bit in the Serial Control Register */
  591. val = mvreg_read(pp, MVNETA_GMAC_CTRL_0);
  592. val &= ~MVNETA_GMAC0_PORT_ENABLE;
  593. mvreg_write(pp, MVNETA_GMAC_CTRL_0, val);
  594. udelay(200);
  595. }
  596. /* Multicast tables methods */
  597. /* Set all entries in Unicast MAC Table; queue==-1 means reject all */
  598. static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue)
  599. {
  600. int offset;
  601. u32 val;
  602. if (queue == -1) {
  603. val = 0;
  604. } else {
  605. val = 0x1 | (queue << 1);
  606. val |= (val << 24) | (val << 16) | (val << 8);
  607. }
  608. for (offset = 0; offset <= 0xc; offset += 4)
  609. mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val);
  610. }
  611. /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */
  612. static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue)
  613. {
  614. int offset;
  615. u32 val;
  616. if (queue == -1) {
  617. val = 0;
  618. } else {
  619. val = 0x1 | (queue << 1);
  620. val |= (val << 24) | (val << 16) | (val << 8);
  621. }
  622. for (offset = 0; offset <= 0xfc; offset += 4)
  623. mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val);
  624. }
  625. /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */
  626. static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue)
  627. {
  628. int offset;
  629. u32 val;
  630. if (queue == -1) {
  631. memset(pp->mcast_count, 0, sizeof(pp->mcast_count));
  632. val = 0;
  633. } else {
  634. memset(pp->mcast_count, 1, sizeof(pp->mcast_count));
  635. val = 0x1 | (queue << 1);
  636. val |= (val << 24) | (val << 16) | (val << 8);
  637. }
  638. for (offset = 0; offset <= 0xfc; offset += 4)
  639. mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val);
  640. }
  641. /* This method sets defaults to the NETA port:
  642. * Clears interrupt Cause and Mask registers.
  643. * Clears all MAC tables.
  644. * Sets defaults to all registers.
  645. * Resets RX and TX descriptor rings.
  646. * Resets PHY.
  647. * This method can be called after mvneta_port_down() to return the port
  648. * settings to defaults.
  649. */
  650. static void mvneta_defaults_set(struct mvneta_port *pp)
  651. {
  652. int cpu;
  653. int queue;
  654. u32 val;
  655. /* Clear all Cause registers */
  656. mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0);
  657. mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0);
  658. mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0);
  659. /* Mask all interrupts */
  660. mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0);
  661. mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0);
  662. mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0);
  663. mvreg_write(pp, MVNETA_INTR_ENABLE, 0);
  664. /* Enable MBUS Retry bit16 */
  665. mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20);
  666. /* Set CPU queue access map - all CPUs have access to all RX
  667. * queues and to all TX queues
  668. */
  669. for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++)
  670. mvreg_write(pp, MVNETA_CPU_MAP(cpu),
  671. (MVNETA_CPU_RXQ_ACCESS_ALL_MASK |
  672. MVNETA_CPU_TXQ_ACCESS_ALL_MASK));
  673. /* Reset RX and TX DMAs */
  674. mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET);
  675. mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET);
  676. /* Disable Legacy WRR, Disable EJP, Release from reset */
  677. mvreg_write(pp, MVNETA_TXQ_CMD_1, 0);
  678. for (queue = 0; queue < txq_number; queue++) {
  679. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0);
  680. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0);
  681. }
  682. mvreg_write(pp, MVNETA_PORT_TX_RESET, 0);
  683. mvreg_write(pp, MVNETA_PORT_RX_RESET, 0);
  684. /* Set Port Acceleration Mode */
  685. val = MVNETA_ACC_MODE_EXT;
  686. mvreg_write(pp, MVNETA_ACC_MODE, val);
  687. /* Update val of portCfg register accordingly with all RxQueue types */
  688. val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def);
  689. mvreg_write(pp, MVNETA_PORT_CONFIG, val);
  690. val = 0;
  691. mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val);
  692. mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64);
  693. /* Build PORT_SDMA_CONFIG_REG */
  694. val = 0;
  695. /* Default burst size */
  696. val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  697. val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16);
  698. val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP;
  699. /* Assign port SDMA configuration */
  700. mvreg_write(pp, MVNETA_SDMA_CONFIG, val);
  701. /* Enable PHY polling in hardware if not in fixed-link mode */
  702. if (!mvneta_port_is_fixed_link(pp)) {
  703. val = mvreg_read(pp, MVNETA_UNIT_CONTROL);
  704. val |= MVNETA_PHY_POLLING_ENABLE;
  705. mvreg_write(pp, MVNETA_UNIT_CONTROL, val);
  706. }
  707. mvneta_set_ucast_table(pp, -1);
  708. mvneta_set_special_mcast_table(pp, -1);
  709. mvneta_set_other_mcast_table(pp, -1);
  710. }
  711. /* Set unicast address */
  712. static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble,
  713. int queue)
  714. {
  715. unsigned int unicast_reg;
  716. unsigned int tbl_offset;
  717. unsigned int reg_offset;
  718. /* Locate the Unicast table entry */
  719. last_nibble = (0xf & last_nibble);
  720. /* offset from unicast tbl base */
  721. tbl_offset = (last_nibble / 4) * 4;
  722. /* offset within the above reg */
  723. reg_offset = last_nibble % 4;
  724. unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset));
  725. if (queue == -1) {
  726. /* Clear accepts frame bit at specified unicast DA tbl entry */
  727. unicast_reg &= ~(0xff << (8 * reg_offset));
  728. } else {
  729. unicast_reg &= ~(0xff << (8 * reg_offset));
  730. unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset));
  731. }
  732. mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg);
  733. }
  734. /* Set mac address */
  735. static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr,
  736. int queue)
  737. {
  738. unsigned int mac_h;
  739. unsigned int mac_l;
  740. if (queue != -1) {
  741. mac_l = (addr[4] << 8) | (addr[5]);
  742. mac_h = (addr[0] << 24) | (addr[1] << 16) |
  743. (addr[2] << 8) | (addr[3] << 0);
  744. mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l);
  745. mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h);
  746. }
  747. /* Accept frames of this address */
  748. mvneta_set_ucast_addr(pp, addr[5], queue);
  749. }
  750. static int mvneta_write_hwaddr(struct udevice *dev)
  751. {
  752. mvneta_mac_addr_set(dev_get_priv(dev),
  753. ((struct eth_pdata *)dev_get_platdata(dev))->enetaddr,
  754. rxq_def);
  755. return 0;
  756. }
  757. /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */
  758. static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc,
  759. u32 phys_addr, u32 cookie)
  760. {
  761. rx_desc->buf_cookie = cookie;
  762. rx_desc->buf_phys_addr = phys_addr;
  763. }
  764. /* Decrement sent descriptors counter */
  765. static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp,
  766. struct mvneta_tx_queue *txq,
  767. int sent_desc)
  768. {
  769. u32 val;
  770. /* Only 255 TX descriptors can be updated at once */
  771. while (sent_desc > 0xff) {
  772. val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT;
  773. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  774. sent_desc = sent_desc - 0xff;
  775. }
  776. val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT;
  777. mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val);
  778. }
  779. /* Get number of TX descriptors already sent by HW */
  780. static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp,
  781. struct mvneta_tx_queue *txq)
  782. {
  783. u32 val;
  784. int sent_desc;
  785. val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id));
  786. sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >>
  787. MVNETA_TXQ_SENT_DESC_SHIFT;
  788. return sent_desc;
  789. }
  790. /* Display more error info */
  791. static void mvneta_rx_error(struct mvneta_port *pp,
  792. struct mvneta_rx_desc *rx_desc)
  793. {
  794. u32 status = rx_desc->status;
  795. if (!mvneta_rxq_desc_is_first_last(status)) {
  796. netdev_err(pp->dev,
  797. "bad rx status %08x (buffer oversize), size=%d\n",
  798. status, rx_desc->data_size);
  799. return;
  800. }
  801. switch (status & MVNETA_RXD_ERR_CODE_MASK) {
  802. case MVNETA_RXD_ERR_CRC:
  803. netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n",
  804. status, rx_desc->data_size);
  805. break;
  806. case MVNETA_RXD_ERR_OVERRUN:
  807. netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n",
  808. status, rx_desc->data_size);
  809. break;
  810. case MVNETA_RXD_ERR_LEN:
  811. netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n",
  812. status, rx_desc->data_size);
  813. break;
  814. case MVNETA_RXD_ERR_RESOURCE:
  815. netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n",
  816. status, rx_desc->data_size);
  817. break;
  818. }
  819. }
  820. static struct mvneta_rx_queue *mvneta_rxq_handle_get(struct mvneta_port *pp,
  821. int rxq)
  822. {
  823. return &pp->rxqs[rxq];
  824. }
  825. /* Drop packets received by the RXQ and free buffers */
  826. static void mvneta_rxq_drop_pkts(struct mvneta_port *pp,
  827. struct mvneta_rx_queue *rxq)
  828. {
  829. int rx_done;
  830. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  831. if (rx_done)
  832. mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done);
  833. }
  834. /* Handle rxq fill: allocates rxq skbs; called when initializing a port */
  835. static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq,
  836. int num)
  837. {
  838. int i;
  839. for (i = 0; i < num; i++) {
  840. u32 addr;
  841. /* U-Boot special: Fill in the rx buffer addresses */
  842. addr = buffer_loc.rx_buffers + (i * RX_BUFFER_SIZE);
  843. mvneta_rx_desc_fill(rxq->descs + i, addr, addr);
  844. }
  845. /* Add this number of RX descriptors as non occupied (ready to
  846. * get packets)
  847. */
  848. mvneta_rxq_non_occup_desc_add(pp, rxq, i);
  849. return 0;
  850. }
  851. /* Rx/Tx queue initialization/cleanup methods */
  852. /* Create a specified RX queue */
  853. static int mvneta_rxq_init(struct mvneta_port *pp,
  854. struct mvneta_rx_queue *rxq)
  855. {
  856. rxq->size = pp->rx_ring_size;
  857. /* Allocate memory for RX descriptors */
  858. rxq->descs_phys = (dma_addr_t)rxq->descs;
  859. if (rxq->descs == NULL)
  860. return -ENOMEM;
  861. WARN_ON(rxq->descs != PTR_ALIGN(rxq->descs, ARCH_DMA_MINALIGN));
  862. rxq->last_desc = rxq->size - 1;
  863. /* Set Rx descriptors queue starting address */
  864. mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys);
  865. mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size);
  866. /* Fill RXQ with buffers from RX pool */
  867. mvneta_rxq_buf_size_set(pp, rxq, RX_BUFFER_SIZE);
  868. mvneta_rxq_fill(pp, rxq, rxq->size);
  869. return 0;
  870. }
  871. /* Cleanup Rx queue */
  872. static void mvneta_rxq_deinit(struct mvneta_port *pp,
  873. struct mvneta_rx_queue *rxq)
  874. {
  875. mvneta_rxq_drop_pkts(pp, rxq);
  876. rxq->descs = NULL;
  877. rxq->last_desc = 0;
  878. rxq->next_desc_to_proc = 0;
  879. rxq->descs_phys = 0;
  880. }
  881. /* Create and initialize a tx queue */
  882. static int mvneta_txq_init(struct mvneta_port *pp,
  883. struct mvneta_tx_queue *txq)
  884. {
  885. txq->size = pp->tx_ring_size;
  886. /* Allocate memory for TX descriptors */
  887. txq->descs_phys = (dma_addr_t)txq->descs;
  888. if (txq->descs == NULL)
  889. return -ENOMEM;
  890. WARN_ON(txq->descs != PTR_ALIGN(txq->descs, ARCH_DMA_MINALIGN));
  891. txq->last_desc = txq->size - 1;
  892. /* Set maximum bandwidth for enabled TXQs */
  893. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff);
  894. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff);
  895. /* Set Tx descriptors queue starting address */
  896. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys);
  897. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size);
  898. return 0;
  899. }
  900. /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/
  901. static void mvneta_txq_deinit(struct mvneta_port *pp,
  902. struct mvneta_tx_queue *txq)
  903. {
  904. txq->descs = NULL;
  905. txq->last_desc = 0;
  906. txq->next_desc_to_proc = 0;
  907. txq->descs_phys = 0;
  908. /* Set minimum bandwidth for disabled TXQs */
  909. mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0);
  910. mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0);
  911. /* Set Tx descriptors queue starting address and size */
  912. mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0);
  913. mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0);
  914. }
  915. /* Cleanup all Tx queues */
  916. static void mvneta_cleanup_txqs(struct mvneta_port *pp)
  917. {
  918. int queue;
  919. for (queue = 0; queue < txq_number; queue++)
  920. mvneta_txq_deinit(pp, &pp->txqs[queue]);
  921. }
  922. /* Cleanup all Rx queues */
  923. static void mvneta_cleanup_rxqs(struct mvneta_port *pp)
  924. {
  925. int queue;
  926. for (queue = 0; queue < rxq_number; queue++)
  927. mvneta_rxq_deinit(pp, &pp->rxqs[queue]);
  928. }
  929. /* Init all Rx queues */
  930. static int mvneta_setup_rxqs(struct mvneta_port *pp)
  931. {
  932. int queue;
  933. for (queue = 0; queue < rxq_number; queue++) {
  934. int err = mvneta_rxq_init(pp, &pp->rxqs[queue]);
  935. if (err) {
  936. netdev_err(pp->dev, "%s: can't create rxq=%d\n",
  937. __func__, queue);
  938. mvneta_cleanup_rxqs(pp);
  939. return err;
  940. }
  941. }
  942. return 0;
  943. }
  944. /* Init all tx queues */
  945. static int mvneta_setup_txqs(struct mvneta_port *pp)
  946. {
  947. int queue;
  948. for (queue = 0; queue < txq_number; queue++) {
  949. int err = mvneta_txq_init(pp, &pp->txqs[queue]);
  950. if (err) {
  951. netdev_err(pp->dev, "%s: can't create txq=%d\n",
  952. __func__, queue);
  953. mvneta_cleanup_txqs(pp);
  954. return err;
  955. }
  956. }
  957. return 0;
  958. }
  959. static void mvneta_start_dev(struct mvneta_port *pp)
  960. {
  961. /* start the Rx/Tx activity */
  962. mvneta_port_enable(pp);
  963. }
  964. static void mvneta_adjust_link(struct udevice *dev)
  965. {
  966. struct mvneta_port *pp = dev_get_priv(dev);
  967. struct phy_device *phydev = pp->phydev;
  968. int status_change = 0;
  969. if (mvneta_port_is_fixed_link(pp)) {
  970. debug("Using fixed link, skip link adjust\n");
  971. return;
  972. }
  973. if (phydev->link) {
  974. if ((pp->speed != phydev->speed) ||
  975. (pp->duplex != phydev->duplex)) {
  976. u32 val;
  977. val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  978. val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED |
  979. MVNETA_GMAC_CONFIG_GMII_SPEED |
  980. MVNETA_GMAC_CONFIG_FULL_DUPLEX |
  981. MVNETA_GMAC_AN_SPEED_EN |
  982. MVNETA_GMAC_AN_DUPLEX_EN);
  983. if (phydev->duplex)
  984. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  985. if (phydev->speed == SPEED_1000)
  986. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  987. else
  988. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  989. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  990. pp->duplex = phydev->duplex;
  991. pp->speed = phydev->speed;
  992. }
  993. }
  994. if (phydev->link != pp->link) {
  995. if (!phydev->link) {
  996. pp->duplex = -1;
  997. pp->speed = 0;
  998. }
  999. pp->link = phydev->link;
  1000. status_change = 1;
  1001. }
  1002. if (status_change) {
  1003. if (phydev->link) {
  1004. u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG);
  1005. val |= (MVNETA_GMAC_FORCE_LINK_PASS |
  1006. MVNETA_GMAC_FORCE_LINK_DOWN);
  1007. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  1008. mvneta_port_up(pp);
  1009. } else {
  1010. mvneta_port_down(pp);
  1011. }
  1012. }
  1013. }
  1014. static int mvneta_open(struct udevice *dev)
  1015. {
  1016. struct mvneta_port *pp = dev_get_priv(dev);
  1017. int ret;
  1018. ret = mvneta_setup_rxqs(pp);
  1019. if (ret)
  1020. return ret;
  1021. ret = mvneta_setup_txqs(pp);
  1022. if (ret)
  1023. return ret;
  1024. mvneta_adjust_link(dev);
  1025. mvneta_start_dev(pp);
  1026. return 0;
  1027. }
  1028. /* Initialize hw */
  1029. static int mvneta_init2(struct mvneta_port *pp)
  1030. {
  1031. int queue;
  1032. /* Disable port */
  1033. mvneta_port_disable(pp);
  1034. /* Set port default values */
  1035. mvneta_defaults_set(pp);
  1036. pp->txqs = kzalloc(txq_number * sizeof(struct mvneta_tx_queue),
  1037. GFP_KERNEL);
  1038. if (!pp->txqs)
  1039. return -ENOMEM;
  1040. /* U-Boot special: use preallocated area */
  1041. pp->txqs[0].descs = buffer_loc.tx_descs;
  1042. /* Initialize TX descriptor rings */
  1043. for (queue = 0; queue < txq_number; queue++) {
  1044. struct mvneta_tx_queue *txq = &pp->txqs[queue];
  1045. txq->id = queue;
  1046. txq->size = pp->tx_ring_size;
  1047. }
  1048. pp->rxqs = kzalloc(rxq_number * sizeof(struct mvneta_rx_queue),
  1049. GFP_KERNEL);
  1050. if (!pp->rxqs) {
  1051. kfree(pp->txqs);
  1052. return -ENOMEM;
  1053. }
  1054. /* U-Boot special: use preallocated area */
  1055. pp->rxqs[0].descs = buffer_loc.rx_descs;
  1056. /* Create Rx descriptor rings */
  1057. for (queue = 0; queue < rxq_number; queue++) {
  1058. struct mvneta_rx_queue *rxq = &pp->rxqs[queue];
  1059. rxq->id = queue;
  1060. rxq->size = pp->rx_ring_size;
  1061. }
  1062. return 0;
  1063. }
  1064. /* platform glue : initialize decoding windows */
  1065. /*
  1066. * Not like A380, in Armada3700, there are two layers of decode windows for GBE:
  1067. * First layer is: GbE Address window that resides inside the GBE unit,
  1068. * Second layer is: Fabric address window which is located in the NIC400
  1069. * (South Fabric).
  1070. * To simplify the address decode configuration for Armada3700, we bypass the
  1071. * first layer of GBE decode window by setting the first window to 4GB.
  1072. */
  1073. static void mvneta_bypass_mbus_windows(struct mvneta_port *pp)
  1074. {
  1075. /*
  1076. * Set window size to 4GB, to bypass GBE address decode, leave the
  1077. * work to MBUS decode window
  1078. */
  1079. mvreg_write(pp, MVNETA_WIN_SIZE(0), MVNETA_WIN_SIZE_MASK);
  1080. /* Enable GBE address decode window 0 by set bit 0 to 0 */
  1081. clrbits_le32(pp->base + MVNETA_BASE_ADDR_ENABLE,
  1082. MVNETA_BASE_ADDR_ENABLE_BIT);
  1083. /* Set GBE address decode window 0 to full Access (read or write) */
  1084. setbits_le32(pp->base + MVNETA_PORT_ACCESS_PROTECT,
  1085. MVNETA_PORT_ACCESS_PROTECT_WIN0_RW);
  1086. }
  1087. static void mvneta_conf_mbus_windows(struct mvneta_port *pp)
  1088. {
  1089. const struct mbus_dram_target_info *dram;
  1090. u32 win_enable;
  1091. u32 win_protect;
  1092. int i;
  1093. dram = mvebu_mbus_dram_info();
  1094. for (i = 0; i < 6; i++) {
  1095. mvreg_write(pp, MVNETA_WIN_BASE(i), 0);
  1096. mvreg_write(pp, MVNETA_WIN_SIZE(i), 0);
  1097. if (i < 4)
  1098. mvreg_write(pp, MVNETA_WIN_REMAP(i), 0);
  1099. }
  1100. win_enable = 0x3f;
  1101. win_protect = 0;
  1102. for (i = 0; i < dram->num_cs; i++) {
  1103. const struct mbus_dram_window *cs = dram->cs + i;
  1104. mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) |
  1105. (cs->mbus_attr << 8) | dram->mbus_dram_target_id);
  1106. mvreg_write(pp, MVNETA_WIN_SIZE(i),
  1107. (cs->size - 1) & 0xffff0000);
  1108. win_enable &= ~(1 << i);
  1109. win_protect |= 3 << (2 * i);
  1110. }
  1111. mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable);
  1112. }
  1113. /* Power up the port */
  1114. static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode)
  1115. {
  1116. u32 ctrl;
  1117. /* MAC Cause register should be cleared */
  1118. mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0);
  1119. ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2);
  1120. /* Even though it might look weird, when we're configured in
  1121. * SGMII or QSGMII mode, the RGMII bit needs to be set.
  1122. */
  1123. switch (phy_mode) {
  1124. case PHY_INTERFACE_MODE_QSGMII:
  1125. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO);
  1126. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1127. break;
  1128. case PHY_INTERFACE_MODE_SGMII:
  1129. mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO);
  1130. ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII;
  1131. break;
  1132. case PHY_INTERFACE_MODE_RGMII:
  1133. case PHY_INTERFACE_MODE_RGMII_ID:
  1134. ctrl |= MVNETA_GMAC2_PORT_RGMII;
  1135. break;
  1136. default:
  1137. return -EINVAL;
  1138. }
  1139. /* Cancel Port Reset */
  1140. ctrl &= ~MVNETA_GMAC2_PORT_RESET;
  1141. mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl);
  1142. while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) &
  1143. MVNETA_GMAC2_PORT_RESET) != 0)
  1144. continue;
  1145. return 0;
  1146. }
  1147. /* Device initialization routine */
  1148. static int mvneta_init(struct udevice *dev)
  1149. {
  1150. struct eth_pdata *pdata = dev_get_platdata(dev);
  1151. struct mvneta_port *pp = dev_get_priv(dev);
  1152. int err;
  1153. pp->tx_ring_size = MVNETA_MAX_TXD;
  1154. pp->rx_ring_size = MVNETA_MAX_RXD;
  1155. err = mvneta_init2(pp);
  1156. if (err < 0) {
  1157. dev_err(&pdev->dev, "can't init eth hal\n");
  1158. return err;
  1159. }
  1160. mvneta_mac_addr_set(pp, pdata->enetaddr, rxq_def);
  1161. err = mvneta_port_power_up(pp, pp->phy_interface);
  1162. if (err < 0) {
  1163. dev_err(&pdev->dev, "can't power up port\n");
  1164. return err;
  1165. }
  1166. /* Call open() now as it needs to be done before runing send() */
  1167. mvneta_open(dev);
  1168. return 0;
  1169. }
  1170. /* U-Boot only functions follow here */
  1171. /* SMI / MDIO functions */
  1172. static int smi_wait_ready(struct mvneta_port *pp)
  1173. {
  1174. u32 timeout = MVNETA_SMI_TIMEOUT;
  1175. u32 smi_reg;
  1176. /* wait till the SMI is not busy */
  1177. do {
  1178. /* read smi register */
  1179. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1180. if (timeout-- == 0) {
  1181. printf("Error: SMI busy timeout\n");
  1182. return -EFAULT;
  1183. }
  1184. } while (smi_reg & MVNETA_SMI_BUSY);
  1185. return 0;
  1186. }
  1187. /*
  1188. * mvneta_mdio_read - miiphy_read callback function.
  1189. *
  1190. * Returns 16bit phy register value, or 0xffff on error
  1191. */
  1192. static int mvneta_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
  1193. {
  1194. struct mvneta_port *pp = bus->priv;
  1195. u32 smi_reg;
  1196. u32 timeout;
  1197. /* check parameters */
  1198. if (addr > MVNETA_PHY_ADDR_MASK) {
  1199. printf("Error: Invalid PHY address %d\n", addr);
  1200. return -EFAULT;
  1201. }
  1202. if (reg > MVNETA_PHY_REG_MASK) {
  1203. printf("Err: Invalid register offset %d\n", reg);
  1204. return -EFAULT;
  1205. }
  1206. /* wait till the SMI is not busy */
  1207. if (smi_wait_ready(pp) < 0)
  1208. return -EFAULT;
  1209. /* fill the phy address and regiser offset and read opcode */
  1210. smi_reg = (addr << MVNETA_SMI_DEV_ADDR_OFFS)
  1211. | (reg << MVNETA_SMI_REG_ADDR_OFFS)
  1212. | MVNETA_SMI_OPCODE_READ;
  1213. /* write the smi register */
  1214. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1215. /* wait till read value is ready */
  1216. timeout = MVNETA_SMI_TIMEOUT;
  1217. do {
  1218. /* read smi register */
  1219. smi_reg = mvreg_read(pp, MVNETA_SMI);
  1220. if (timeout-- == 0) {
  1221. printf("Err: SMI read ready timeout\n");
  1222. return -EFAULT;
  1223. }
  1224. } while (!(smi_reg & MVNETA_SMI_READ_VALID));
  1225. /* Wait for the data to update in the SMI register */
  1226. for (timeout = 0; timeout < MVNETA_SMI_TIMEOUT; timeout++)
  1227. ;
  1228. return mvreg_read(pp, MVNETA_SMI) & MVNETA_SMI_DATA_MASK;
  1229. }
  1230. /*
  1231. * mvneta_mdio_write - miiphy_write callback function.
  1232. *
  1233. * Returns 0 if write succeed, -EINVAL on bad parameters
  1234. * -ETIME on timeout
  1235. */
  1236. static int mvneta_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
  1237. u16 value)
  1238. {
  1239. struct mvneta_port *pp = bus->priv;
  1240. u32 smi_reg;
  1241. /* check parameters */
  1242. if (addr > MVNETA_PHY_ADDR_MASK) {
  1243. printf("Error: Invalid PHY address %d\n", addr);
  1244. return -EFAULT;
  1245. }
  1246. if (reg > MVNETA_PHY_REG_MASK) {
  1247. printf("Err: Invalid register offset %d\n", reg);
  1248. return -EFAULT;
  1249. }
  1250. /* wait till the SMI is not busy */
  1251. if (smi_wait_ready(pp) < 0)
  1252. return -EFAULT;
  1253. /* fill the phy addr and reg offset and write opcode and data */
  1254. smi_reg = value << MVNETA_SMI_DATA_OFFS;
  1255. smi_reg |= (addr << MVNETA_SMI_DEV_ADDR_OFFS)
  1256. | (reg << MVNETA_SMI_REG_ADDR_OFFS);
  1257. smi_reg &= ~MVNETA_SMI_OPCODE_READ;
  1258. /* write the smi register */
  1259. mvreg_write(pp, MVNETA_SMI, smi_reg);
  1260. return 0;
  1261. }
  1262. static int mvneta_start(struct udevice *dev)
  1263. {
  1264. struct mvneta_port *pp = dev_get_priv(dev);
  1265. struct phy_device *phydev;
  1266. mvneta_port_power_up(pp, pp->phy_interface);
  1267. if (!pp->init || pp->link == 0) {
  1268. if (mvneta_port_is_fixed_link(pp)) {
  1269. u32 val;
  1270. pp->init = 1;
  1271. pp->link = 1;
  1272. mvneta_init(dev);
  1273. val = MVNETA_GMAC_FORCE_LINK_UP |
  1274. MVNETA_GMAC_IB_BYPASS_AN_EN |
  1275. MVNETA_GMAC_SET_FC_EN |
  1276. MVNETA_GMAC_ADVERT_FC_EN |
  1277. MVNETA_GMAC_SAMPLE_TX_CFG_EN;
  1278. if (pp->duplex)
  1279. val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX;
  1280. if (pp->speed == SPEED_1000)
  1281. val |= MVNETA_GMAC_CONFIG_GMII_SPEED;
  1282. else if (pp->speed == SPEED_100)
  1283. val |= MVNETA_GMAC_CONFIG_MII_SPEED;
  1284. mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val);
  1285. } else {
  1286. /* Set phy address of the port */
  1287. mvreg_write(pp, MVNETA_PHY_ADDR, pp->phyaddr);
  1288. phydev = phy_connect(pp->bus, pp->phyaddr, dev,
  1289. pp->phy_interface);
  1290. if (!phydev) {
  1291. printf("phy_connect failed\n");
  1292. return -ENODEV;
  1293. }
  1294. pp->phydev = phydev;
  1295. phy_config(phydev);
  1296. phy_startup(phydev);
  1297. if (!phydev->link) {
  1298. printf("%s: No link.\n", phydev->dev->name);
  1299. return -1;
  1300. }
  1301. /* Full init on first call */
  1302. mvneta_init(dev);
  1303. pp->init = 1;
  1304. return 0;
  1305. }
  1306. }
  1307. /* Upon all following calls, this is enough */
  1308. mvneta_port_up(pp);
  1309. mvneta_port_enable(pp);
  1310. return 0;
  1311. }
  1312. static int mvneta_send(struct udevice *dev, void *packet, int length)
  1313. {
  1314. struct mvneta_port *pp = dev_get_priv(dev);
  1315. struct mvneta_tx_queue *txq = &pp->txqs[0];
  1316. struct mvneta_tx_desc *tx_desc;
  1317. int sent_desc;
  1318. u32 timeout = 0;
  1319. /* Get a descriptor for the first part of the packet */
  1320. tx_desc = mvneta_txq_next_desc_get(txq);
  1321. tx_desc->buf_phys_addr = (u32)(uintptr_t)packet;
  1322. tx_desc->data_size = length;
  1323. flush_dcache_range((ulong)packet,
  1324. (ulong)packet + ALIGN(length, PKTALIGN));
  1325. /* First and Last descriptor */
  1326. tx_desc->command = MVNETA_TX_L4_CSUM_NOT | MVNETA_TXD_FLZ_DESC;
  1327. mvneta_txq_pend_desc_add(pp, txq, 1);
  1328. /* Wait for packet to be sent (queue might help with speed here) */
  1329. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1330. while (!sent_desc) {
  1331. if (timeout++ > 10000) {
  1332. printf("timeout: packet not sent\n");
  1333. return -1;
  1334. }
  1335. sent_desc = mvneta_txq_sent_desc_num_get(pp, txq);
  1336. }
  1337. /* txDone has increased - hw sent packet */
  1338. mvneta_txq_sent_desc_dec(pp, txq, sent_desc);
  1339. return 0;
  1340. }
  1341. static int mvneta_recv(struct udevice *dev, int flags, uchar **packetp)
  1342. {
  1343. struct mvneta_port *pp = dev_get_priv(dev);
  1344. int rx_done;
  1345. struct mvneta_rx_queue *rxq;
  1346. int rx_bytes = 0;
  1347. /* get rx queue */
  1348. rxq = mvneta_rxq_handle_get(pp, rxq_def);
  1349. rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq);
  1350. if (rx_done) {
  1351. struct mvneta_rx_desc *rx_desc;
  1352. unsigned char *data;
  1353. u32 rx_status;
  1354. /*
  1355. * No cache invalidation needed here, since the desc's are
  1356. * located in a uncached memory region
  1357. */
  1358. rx_desc = mvneta_rxq_next_desc_get(rxq);
  1359. rx_status = rx_desc->status;
  1360. if (!mvneta_rxq_desc_is_first_last(rx_status) ||
  1361. (rx_status & MVNETA_RXD_ERR_SUMMARY)) {
  1362. mvneta_rx_error(pp, rx_desc);
  1363. /* leave the descriptor untouched */
  1364. return -EIO;
  1365. }
  1366. /* 2 bytes for marvell header. 4 bytes for crc */
  1367. rx_bytes = rx_desc->data_size - 6;
  1368. /* give packet to stack - skip on first 2 bytes */
  1369. data = (u8 *)(uintptr_t)rx_desc->buf_cookie + 2;
  1370. /*
  1371. * No cache invalidation needed here, since the rx_buffer's are
  1372. * located in a uncached memory region
  1373. */
  1374. *packetp = data;
  1375. /*
  1376. * Only mark one descriptor as free
  1377. * since only one was processed
  1378. */
  1379. mvneta_rxq_desc_num_update(pp, rxq, 1, 1);
  1380. }
  1381. return rx_bytes;
  1382. }
  1383. static int mvneta_probe(struct udevice *dev)
  1384. {
  1385. struct eth_pdata *pdata = dev_get_platdata(dev);
  1386. struct mvneta_port *pp = dev_get_priv(dev);
  1387. void *blob = (void *)gd->fdt_blob;
  1388. int node = dev_of_offset(dev);
  1389. struct mii_dev *bus;
  1390. unsigned long addr;
  1391. void *bd_space;
  1392. int ret;
  1393. int fl_node;
  1394. /*
  1395. * Allocate buffer area for descs and rx_buffers. This is only
  1396. * done once for all interfaces. As only one interface can
  1397. * be active. Make this area DMA safe by disabling the D-cache
  1398. */
  1399. if (!buffer_loc.tx_descs) {
  1400. u32 size;
  1401. /* Align buffer area for descs and rx_buffers to 1MiB */
  1402. bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
  1403. flush_dcache_range((ulong)bd_space, (ulong)bd_space + BD_SPACE);
  1404. mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, BD_SPACE,
  1405. DCACHE_OFF);
  1406. buffer_loc.tx_descs = (struct mvneta_tx_desc *)bd_space;
  1407. size = roundup(MVNETA_MAX_TXD * sizeof(struct mvneta_tx_desc),
  1408. ARCH_DMA_MINALIGN);
  1409. memset(buffer_loc.tx_descs, 0, size);
  1410. buffer_loc.rx_descs = (struct mvneta_rx_desc *)
  1411. ((phys_addr_t)bd_space + size);
  1412. size += roundup(MVNETA_MAX_RXD * sizeof(struct mvneta_rx_desc),
  1413. ARCH_DMA_MINALIGN);
  1414. buffer_loc.rx_buffers = (phys_addr_t)(bd_space + size);
  1415. }
  1416. pp->base = (void __iomem *)pdata->iobase;
  1417. /* Configure MBUS address windows */
  1418. if (device_is_compatible(dev, "marvell,armada-3700-neta"))
  1419. mvneta_bypass_mbus_windows(pp);
  1420. else
  1421. mvneta_conf_mbus_windows(pp);
  1422. /* PHY interface is already decoded in mvneta_ofdata_to_platdata() */
  1423. pp->phy_interface = pdata->phy_interface;
  1424. /* fetch 'fixed-link' property from 'neta' node */
  1425. fl_node = fdt_subnode_offset(blob, node, "fixed-link");
  1426. if (fl_node != -FDT_ERR_NOTFOUND) {
  1427. /* set phy_addr to invalid value for fixed link */
  1428. pp->phyaddr = PHY_MAX_ADDR + 1;
  1429. pp->duplex = fdtdec_get_bool(blob, fl_node, "full-duplex");
  1430. pp->speed = fdtdec_get_int(blob, fl_node, "speed", 0);
  1431. } else {
  1432. /* Now read phyaddr from DT */
  1433. addr = fdtdec_get_int(blob, node, "phy", 0);
  1434. addr = fdt_node_offset_by_phandle(blob, addr);
  1435. pp->phyaddr = fdtdec_get_int(blob, addr, "reg", 0);
  1436. }
  1437. bus = mdio_alloc();
  1438. if (!bus) {
  1439. printf("Failed to allocate MDIO bus\n");
  1440. return -ENOMEM;
  1441. }
  1442. bus->read = mvneta_mdio_read;
  1443. bus->write = mvneta_mdio_write;
  1444. snprintf(bus->name, sizeof(bus->name), dev->name);
  1445. bus->priv = (void *)pp;
  1446. pp->bus = bus;
  1447. ret = mdio_register(bus);
  1448. if (ret)
  1449. return ret;
  1450. return board_network_enable(bus);
  1451. }
  1452. static void mvneta_stop(struct udevice *dev)
  1453. {
  1454. struct mvneta_port *pp = dev_get_priv(dev);
  1455. mvneta_port_down(pp);
  1456. mvneta_port_disable(pp);
  1457. }
  1458. static const struct eth_ops mvneta_ops = {
  1459. .start = mvneta_start,
  1460. .send = mvneta_send,
  1461. .recv = mvneta_recv,
  1462. .stop = mvneta_stop,
  1463. .write_hwaddr = mvneta_write_hwaddr,
  1464. };
  1465. static int mvneta_ofdata_to_platdata(struct udevice *dev)
  1466. {
  1467. struct eth_pdata *pdata = dev_get_platdata(dev);
  1468. const char *phy_mode;
  1469. pdata->iobase = devfdt_get_addr(dev);
  1470. /* Get phy-mode / phy_interface from DT */
  1471. pdata->phy_interface = -1;
  1472. phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
  1473. NULL);
  1474. if (phy_mode)
  1475. pdata->phy_interface = phy_get_interface_by_name(phy_mode);
  1476. if (pdata->phy_interface == -1) {
  1477. debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
  1478. return -EINVAL;
  1479. }
  1480. return 0;
  1481. }
  1482. static const struct udevice_id mvneta_ids[] = {
  1483. { .compatible = "marvell,armada-370-neta" },
  1484. { .compatible = "marvell,armada-xp-neta" },
  1485. { .compatible = "marvell,armada-3700-neta" },
  1486. { }
  1487. };
  1488. U_BOOT_DRIVER(mvneta) = {
  1489. .name = "mvneta",
  1490. .id = UCLASS_ETH,
  1491. .of_match = mvneta_ids,
  1492. .ofdata_to_platdata = mvneta_ofdata_to_platdata,
  1493. .probe = mvneta_probe,
  1494. .ops = &mvneta_ops,
  1495. .priv_auto_alloc_size = sizeof(struct mvneta_port),
  1496. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  1497. };