gmac_rockchip.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2015 Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  4. *
  5. * Rockchip GMAC ethernet IP driver for U-Boot
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <clk.h>
  10. #include <phy.h>
  11. #include <syscon.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/periph.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/hardware.h>
  16. #include <asm/arch/grf_rk322x.h>
  17. #include <asm/arch/grf_rk3288.h>
  18. #include <asm/arch/grf_rk3328.h>
  19. #include <asm/arch/grf_rk3368.h>
  20. #include <asm/arch/grf_rk3399.h>
  21. #include <asm/arch/grf_rv1108.h>
  22. #include <dm/pinctrl.h>
  23. #include <dt-bindings/clock/rk3288-cru.h>
  24. #include "designware.h"
  25. /*
  26. * Platform data for the gmac
  27. *
  28. * dw_eth_pdata: Required platform data for designware driver (must be first)
  29. */
  30. struct gmac_rockchip_platdata {
  31. struct dw_eth_pdata dw_eth_pdata;
  32. bool clock_input;
  33. int tx_delay;
  34. int rx_delay;
  35. };
  36. struct rk_gmac_ops {
  37. int (*fix_mac_speed)(struct dw_eth_dev *priv);
  38. void (*set_to_rmii)(struct gmac_rockchip_platdata *pdata);
  39. void (*set_to_rgmii)(struct gmac_rockchip_platdata *pdata);
  40. };
  41. static int gmac_rockchip_ofdata_to_platdata(struct udevice *dev)
  42. {
  43. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  44. const char *string;
  45. string = dev_read_string(dev, "clock_in_out");
  46. if (!strcmp(string, "input"))
  47. pdata->clock_input = true;
  48. else
  49. pdata->clock_input = false;
  50. /* Check the new naming-style first... */
  51. pdata->tx_delay = dev_read_u32_default(dev, "tx_delay", -ENOENT);
  52. pdata->rx_delay = dev_read_u32_default(dev, "rx_delay", -ENOENT);
  53. /* ... and fall back to the old naming style or default, if necessary */
  54. if (pdata->tx_delay == -ENOENT)
  55. pdata->tx_delay = dev_read_u32_default(dev, "tx-delay", 0x30);
  56. if (pdata->rx_delay == -ENOENT)
  57. pdata->rx_delay = dev_read_u32_default(dev, "rx-delay", 0x10);
  58. return designware_eth_ofdata_to_platdata(dev);
  59. }
  60. static int rk3228_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  61. {
  62. struct rk322x_grf *grf;
  63. int clk;
  64. enum {
  65. RK3228_GMAC_CLK_SEL_SHIFT = 8,
  66. RK3228_GMAC_CLK_SEL_MASK = GENMASK(9, 8),
  67. RK3228_GMAC_CLK_SEL_125M = 0 << 8,
  68. RK3228_GMAC_CLK_SEL_25M = 3 << 8,
  69. RK3228_GMAC_CLK_SEL_2_5M = 2 << 8,
  70. };
  71. switch (priv->phydev->speed) {
  72. case 10:
  73. clk = RK3228_GMAC_CLK_SEL_2_5M;
  74. break;
  75. case 100:
  76. clk = RK3228_GMAC_CLK_SEL_25M;
  77. break;
  78. case 1000:
  79. clk = RK3228_GMAC_CLK_SEL_125M;
  80. break;
  81. default:
  82. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  83. return -EINVAL;
  84. }
  85. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  86. rk_clrsetreg(&grf->mac_con[1], RK3228_GMAC_CLK_SEL_MASK, clk);
  87. return 0;
  88. }
  89. static int rk3288_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  90. {
  91. struct rk3288_grf *grf;
  92. int clk;
  93. switch (priv->phydev->speed) {
  94. case 10:
  95. clk = RK3288_GMAC_CLK_SEL_2_5M;
  96. break;
  97. case 100:
  98. clk = RK3288_GMAC_CLK_SEL_25M;
  99. break;
  100. case 1000:
  101. clk = RK3288_GMAC_CLK_SEL_125M;
  102. break;
  103. default:
  104. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  105. return -EINVAL;
  106. }
  107. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  108. rk_clrsetreg(&grf->soc_con1, RK3288_GMAC_CLK_SEL_MASK, clk);
  109. return 0;
  110. }
  111. static int rk3328_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  112. {
  113. struct rk3328_grf_regs *grf;
  114. int clk;
  115. enum {
  116. RK3328_GMAC_CLK_SEL_SHIFT = 11,
  117. RK3328_GMAC_CLK_SEL_MASK = GENMASK(12, 11),
  118. RK3328_GMAC_CLK_SEL_125M = 0 << 11,
  119. RK3328_GMAC_CLK_SEL_25M = 3 << 11,
  120. RK3328_GMAC_CLK_SEL_2_5M = 2 << 11,
  121. };
  122. switch (priv->phydev->speed) {
  123. case 10:
  124. clk = RK3328_GMAC_CLK_SEL_2_5M;
  125. break;
  126. case 100:
  127. clk = RK3328_GMAC_CLK_SEL_25M;
  128. break;
  129. case 1000:
  130. clk = RK3328_GMAC_CLK_SEL_125M;
  131. break;
  132. default:
  133. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  134. return -EINVAL;
  135. }
  136. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  137. rk_clrsetreg(&grf->mac_con[1], RK3328_GMAC_CLK_SEL_MASK, clk);
  138. return 0;
  139. }
  140. static int rk3368_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  141. {
  142. struct rk3368_grf *grf;
  143. int clk;
  144. enum {
  145. RK3368_GMAC_CLK_SEL_2_5M = 2 << 4,
  146. RK3368_GMAC_CLK_SEL_25M = 3 << 4,
  147. RK3368_GMAC_CLK_SEL_125M = 0 << 4,
  148. RK3368_GMAC_CLK_SEL_MASK = GENMASK(5, 4),
  149. };
  150. switch (priv->phydev->speed) {
  151. case 10:
  152. clk = RK3368_GMAC_CLK_SEL_2_5M;
  153. break;
  154. case 100:
  155. clk = RK3368_GMAC_CLK_SEL_25M;
  156. break;
  157. case 1000:
  158. clk = RK3368_GMAC_CLK_SEL_125M;
  159. break;
  160. default:
  161. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  162. return -EINVAL;
  163. }
  164. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  165. rk_clrsetreg(&grf->soc_con15, RK3368_GMAC_CLK_SEL_MASK, clk);
  166. return 0;
  167. }
  168. static int rk3399_gmac_fix_mac_speed(struct dw_eth_dev *priv)
  169. {
  170. struct rk3399_grf_regs *grf;
  171. int clk;
  172. switch (priv->phydev->speed) {
  173. case 10:
  174. clk = RK3399_GMAC_CLK_SEL_2_5M;
  175. break;
  176. case 100:
  177. clk = RK3399_GMAC_CLK_SEL_25M;
  178. break;
  179. case 1000:
  180. clk = RK3399_GMAC_CLK_SEL_125M;
  181. break;
  182. default:
  183. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  184. return -EINVAL;
  185. }
  186. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  187. rk_clrsetreg(&grf->soc_con5, RK3399_GMAC_CLK_SEL_MASK, clk);
  188. return 0;
  189. }
  190. static int rv1108_set_rmii_speed(struct dw_eth_dev *priv)
  191. {
  192. struct rv1108_grf *grf;
  193. int clk, speed;
  194. enum {
  195. RV1108_GMAC_SPEED_MASK = BIT(2),
  196. RV1108_GMAC_SPEED_10M = 0 << 2,
  197. RV1108_GMAC_SPEED_100M = 1 << 2,
  198. RV1108_GMAC_CLK_SEL_MASK = BIT(7),
  199. RV1108_GMAC_CLK_SEL_2_5M = 0 << 7,
  200. RV1108_GMAC_CLK_SEL_25M = 1 << 7,
  201. };
  202. switch (priv->phydev->speed) {
  203. case 10:
  204. clk = RV1108_GMAC_CLK_SEL_2_5M;
  205. speed = RV1108_GMAC_SPEED_10M;
  206. break;
  207. case 100:
  208. clk = RV1108_GMAC_CLK_SEL_25M;
  209. speed = RV1108_GMAC_SPEED_100M;
  210. break;
  211. default:
  212. debug("Unknown phy speed: %d\n", priv->phydev->speed);
  213. return -EINVAL;
  214. }
  215. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  216. rk_clrsetreg(&grf->gmac_con0,
  217. RV1108_GMAC_CLK_SEL_MASK | RV1108_GMAC_SPEED_MASK,
  218. clk | speed);
  219. return 0;
  220. }
  221. static void rk3228_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  222. {
  223. struct rk322x_grf *grf;
  224. enum {
  225. RK3228_RMII_MODE_SHIFT = 10,
  226. RK3228_RMII_MODE_MASK = BIT(10),
  227. RK3228_GMAC_PHY_INTF_SEL_SHIFT = 4,
  228. RK3228_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  229. RK3228_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  230. RK3228_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  231. RK3228_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  232. RK3228_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  233. RK3228_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  234. RK3228_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  235. RK3228_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  236. };
  237. enum {
  238. RK3228_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  239. RK3228_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  240. RK3228_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  241. RK3228_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  242. };
  243. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  244. rk_clrsetreg(&grf->mac_con[1],
  245. RK3228_RMII_MODE_MASK |
  246. RK3228_GMAC_PHY_INTF_SEL_MASK |
  247. RK3228_RXCLK_DLY_ENA_GMAC_MASK |
  248. RK3228_TXCLK_DLY_ENA_GMAC_MASK,
  249. RK3228_GMAC_PHY_INTF_SEL_RGMII |
  250. RK3228_RXCLK_DLY_ENA_GMAC_ENABLE |
  251. RK3228_TXCLK_DLY_ENA_GMAC_ENABLE);
  252. rk_clrsetreg(&grf->mac_con[0],
  253. RK3228_CLK_RX_DL_CFG_GMAC_MASK |
  254. RK3228_CLK_TX_DL_CFG_GMAC_MASK,
  255. pdata->rx_delay << RK3228_CLK_RX_DL_CFG_GMAC_SHIFT |
  256. pdata->tx_delay << RK3228_CLK_TX_DL_CFG_GMAC_SHIFT);
  257. }
  258. static void rk3288_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  259. {
  260. struct rk3288_grf *grf;
  261. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  262. rk_clrsetreg(&grf->soc_con1,
  263. RK3288_RMII_MODE_MASK | RK3288_GMAC_PHY_INTF_SEL_MASK,
  264. RK3288_GMAC_PHY_INTF_SEL_RGMII);
  265. rk_clrsetreg(&grf->soc_con3,
  266. RK3288_RXCLK_DLY_ENA_GMAC_MASK |
  267. RK3288_TXCLK_DLY_ENA_GMAC_MASK |
  268. RK3288_CLK_RX_DL_CFG_GMAC_MASK |
  269. RK3288_CLK_TX_DL_CFG_GMAC_MASK,
  270. RK3288_RXCLK_DLY_ENA_GMAC_ENABLE |
  271. RK3288_TXCLK_DLY_ENA_GMAC_ENABLE |
  272. pdata->rx_delay << RK3288_CLK_RX_DL_CFG_GMAC_SHIFT |
  273. pdata->tx_delay << RK3288_CLK_TX_DL_CFG_GMAC_SHIFT);
  274. }
  275. static void rk3328_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  276. {
  277. struct rk3328_grf_regs *grf;
  278. enum {
  279. RK3328_RMII_MODE_SHIFT = 9,
  280. RK3328_RMII_MODE_MASK = BIT(9),
  281. RK3328_GMAC_PHY_INTF_SEL_SHIFT = 4,
  282. RK3328_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  283. RK3328_GMAC_PHY_INTF_SEL_RGMII = BIT(4),
  284. RK3328_RXCLK_DLY_ENA_GMAC_MASK = BIT(1),
  285. RK3328_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  286. RK3328_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(1),
  287. RK3328_TXCLK_DLY_ENA_GMAC_MASK = BIT(0),
  288. RK3328_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  289. RK3328_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(0),
  290. };
  291. enum {
  292. RK3328_CLK_RX_DL_CFG_GMAC_SHIFT = 0x7,
  293. RK3328_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(13, 7),
  294. RK3328_CLK_TX_DL_CFG_GMAC_SHIFT = 0x0,
  295. RK3328_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  296. };
  297. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  298. rk_clrsetreg(&grf->mac_con[1],
  299. RK3328_RMII_MODE_MASK |
  300. RK3328_GMAC_PHY_INTF_SEL_MASK |
  301. RK3328_RXCLK_DLY_ENA_GMAC_MASK |
  302. RK3328_TXCLK_DLY_ENA_GMAC_MASK,
  303. RK3328_GMAC_PHY_INTF_SEL_RGMII |
  304. RK3328_RXCLK_DLY_ENA_GMAC_MASK |
  305. RK3328_TXCLK_DLY_ENA_GMAC_ENABLE);
  306. rk_clrsetreg(&grf->mac_con[0],
  307. RK3328_CLK_RX_DL_CFG_GMAC_MASK |
  308. RK3328_CLK_TX_DL_CFG_GMAC_MASK,
  309. pdata->rx_delay << RK3328_CLK_RX_DL_CFG_GMAC_SHIFT |
  310. pdata->tx_delay << RK3328_CLK_TX_DL_CFG_GMAC_SHIFT);
  311. }
  312. static void rk3368_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  313. {
  314. struct rk3368_grf *grf;
  315. enum {
  316. RK3368_GMAC_PHY_INTF_SEL_RGMII = 1 << 9,
  317. RK3368_GMAC_PHY_INTF_SEL_MASK = GENMASK(11, 9),
  318. RK3368_RMII_MODE_MASK = BIT(6),
  319. RK3368_RMII_MODE = BIT(6),
  320. };
  321. enum {
  322. RK3368_RXCLK_DLY_ENA_GMAC_MASK = BIT(15),
  323. RK3368_RXCLK_DLY_ENA_GMAC_DISABLE = 0,
  324. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE = BIT(15),
  325. RK3368_TXCLK_DLY_ENA_GMAC_MASK = BIT(7),
  326. RK3368_TXCLK_DLY_ENA_GMAC_DISABLE = 0,
  327. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE = BIT(7),
  328. RK3368_CLK_RX_DL_CFG_GMAC_SHIFT = 8,
  329. RK3368_CLK_RX_DL_CFG_GMAC_MASK = GENMASK(14, 8),
  330. RK3368_CLK_TX_DL_CFG_GMAC_SHIFT = 0,
  331. RK3368_CLK_TX_DL_CFG_GMAC_MASK = GENMASK(6, 0),
  332. };
  333. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  334. rk_clrsetreg(&grf->soc_con15,
  335. RK3368_RMII_MODE_MASK | RK3368_GMAC_PHY_INTF_SEL_MASK,
  336. RK3368_GMAC_PHY_INTF_SEL_RGMII);
  337. rk_clrsetreg(&grf->soc_con16,
  338. RK3368_RXCLK_DLY_ENA_GMAC_MASK |
  339. RK3368_TXCLK_DLY_ENA_GMAC_MASK |
  340. RK3368_CLK_RX_DL_CFG_GMAC_MASK |
  341. RK3368_CLK_TX_DL_CFG_GMAC_MASK,
  342. RK3368_RXCLK_DLY_ENA_GMAC_ENABLE |
  343. RK3368_TXCLK_DLY_ENA_GMAC_ENABLE |
  344. pdata->rx_delay << RK3368_CLK_RX_DL_CFG_GMAC_SHIFT |
  345. pdata->tx_delay << RK3368_CLK_TX_DL_CFG_GMAC_SHIFT);
  346. }
  347. static void rk3399_gmac_set_to_rgmii(struct gmac_rockchip_platdata *pdata)
  348. {
  349. struct rk3399_grf_regs *grf;
  350. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  351. rk_clrsetreg(&grf->soc_con5,
  352. RK3399_GMAC_PHY_INTF_SEL_MASK,
  353. RK3399_GMAC_PHY_INTF_SEL_RGMII);
  354. rk_clrsetreg(&grf->soc_con6,
  355. RK3399_RXCLK_DLY_ENA_GMAC_MASK |
  356. RK3399_TXCLK_DLY_ENA_GMAC_MASK |
  357. RK3399_CLK_RX_DL_CFG_GMAC_MASK |
  358. RK3399_CLK_TX_DL_CFG_GMAC_MASK,
  359. RK3399_RXCLK_DLY_ENA_GMAC_ENABLE |
  360. RK3399_TXCLK_DLY_ENA_GMAC_ENABLE |
  361. pdata->rx_delay << RK3399_CLK_RX_DL_CFG_GMAC_SHIFT |
  362. pdata->tx_delay << RK3399_CLK_TX_DL_CFG_GMAC_SHIFT);
  363. }
  364. static void rv1108_gmac_set_to_rmii(struct gmac_rockchip_platdata *pdata)
  365. {
  366. struct rv1108_grf *grf;
  367. enum {
  368. RV1108_GMAC_PHY_INTF_SEL_MASK = GENMASK(6, 4),
  369. RV1108_GMAC_PHY_INTF_SEL_RMII = 4 << 4,
  370. };
  371. grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  372. rk_clrsetreg(&grf->gmac_con0,
  373. RV1108_GMAC_PHY_INTF_SEL_MASK,
  374. RV1108_GMAC_PHY_INTF_SEL_RMII);
  375. }
  376. static int gmac_rockchip_probe(struct udevice *dev)
  377. {
  378. struct gmac_rockchip_platdata *pdata = dev_get_platdata(dev);
  379. struct rk_gmac_ops *ops =
  380. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  381. struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev);
  382. struct eth_pdata *eth_pdata = &dw_pdata->eth_pdata;
  383. struct clk clk;
  384. ulong rate;
  385. int ret;
  386. ret = clk_get_by_index(dev, 0, &clk);
  387. if (ret)
  388. return ret;
  389. switch (eth_pdata->phy_interface) {
  390. case PHY_INTERFACE_MODE_RGMII:
  391. /*
  392. * If the gmac clock is from internal pll, need to set and
  393. * check the return value for gmac clock at RGMII mode. If
  394. * the gmac clock is from external source, the clock rate
  395. * is not set, because of it is bypassed.
  396. */
  397. if (!pdata->clock_input) {
  398. rate = clk_set_rate(&clk, 125000000);
  399. if (rate != 125000000)
  400. return -EINVAL;
  401. }
  402. /* Set to RGMII mode */
  403. if (ops->set_to_rgmii)
  404. ops->set_to_rgmii(pdata);
  405. else
  406. return -EPERM;
  407. break;
  408. case PHY_INTERFACE_MODE_RMII:
  409. /* The commet is the same as RGMII mode */
  410. if (!pdata->clock_input) {
  411. rate = clk_set_rate(&clk, 50000000);
  412. if (rate != 50000000)
  413. return -EINVAL;
  414. }
  415. /* Set to RMII mode */
  416. if (ops->set_to_rmii)
  417. ops->set_to_rmii(pdata);
  418. else
  419. return -EPERM;
  420. break;
  421. default:
  422. debug("NO interface defined!\n");
  423. return -ENXIO;
  424. }
  425. return designware_eth_probe(dev);
  426. }
  427. static int gmac_rockchip_eth_start(struct udevice *dev)
  428. {
  429. struct eth_pdata *pdata = dev_get_platdata(dev);
  430. struct dw_eth_dev *priv = dev_get_priv(dev);
  431. struct rk_gmac_ops *ops =
  432. (struct rk_gmac_ops *)dev_get_driver_data(dev);
  433. int ret;
  434. ret = designware_eth_init(priv, pdata->enetaddr);
  435. if (ret)
  436. return ret;
  437. ret = ops->fix_mac_speed(priv);
  438. if (ret)
  439. return ret;
  440. ret = designware_eth_enable(priv);
  441. if (ret)
  442. return ret;
  443. return 0;
  444. }
  445. const struct eth_ops gmac_rockchip_eth_ops = {
  446. .start = gmac_rockchip_eth_start,
  447. .send = designware_eth_send,
  448. .recv = designware_eth_recv,
  449. .free_pkt = designware_eth_free_pkt,
  450. .stop = designware_eth_stop,
  451. .write_hwaddr = designware_eth_write_hwaddr,
  452. };
  453. const struct rk_gmac_ops rk3228_gmac_ops = {
  454. .fix_mac_speed = rk3228_gmac_fix_mac_speed,
  455. .set_to_rgmii = rk3228_gmac_set_to_rgmii,
  456. };
  457. const struct rk_gmac_ops rk3288_gmac_ops = {
  458. .fix_mac_speed = rk3288_gmac_fix_mac_speed,
  459. .set_to_rgmii = rk3288_gmac_set_to_rgmii,
  460. };
  461. const struct rk_gmac_ops rk3328_gmac_ops = {
  462. .fix_mac_speed = rk3328_gmac_fix_mac_speed,
  463. .set_to_rgmii = rk3328_gmac_set_to_rgmii,
  464. };
  465. const struct rk_gmac_ops rk3368_gmac_ops = {
  466. .fix_mac_speed = rk3368_gmac_fix_mac_speed,
  467. .set_to_rgmii = rk3368_gmac_set_to_rgmii,
  468. };
  469. const struct rk_gmac_ops rk3399_gmac_ops = {
  470. .fix_mac_speed = rk3399_gmac_fix_mac_speed,
  471. .set_to_rgmii = rk3399_gmac_set_to_rgmii,
  472. };
  473. const struct rk_gmac_ops rv1108_gmac_ops = {
  474. .fix_mac_speed = rv1108_set_rmii_speed,
  475. .set_to_rmii = rv1108_gmac_set_to_rmii,
  476. };
  477. static const struct udevice_id rockchip_gmac_ids[] = {
  478. { .compatible = "rockchip,rk3228-gmac",
  479. .data = (ulong)&rk3228_gmac_ops },
  480. { .compatible = "rockchip,rk3288-gmac",
  481. .data = (ulong)&rk3288_gmac_ops },
  482. { .compatible = "rockchip,rk3328-gmac",
  483. .data = (ulong)&rk3328_gmac_ops },
  484. { .compatible = "rockchip,rk3368-gmac",
  485. .data = (ulong)&rk3368_gmac_ops },
  486. { .compatible = "rockchip,rk3399-gmac",
  487. .data = (ulong)&rk3399_gmac_ops },
  488. { .compatible = "rockchip,rv1108-gmac",
  489. .data = (ulong)&rv1108_gmac_ops },
  490. { }
  491. };
  492. U_BOOT_DRIVER(eth_gmac_rockchip) = {
  493. .name = "gmac_rockchip",
  494. .id = UCLASS_ETH,
  495. .of_match = rockchip_gmac_ids,
  496. .ofdata_to_platdata = gmac_rockchip_ofdata_to_platdata,
  497. .probe = gmac_rockchip_probe,
  498. .ops = &gmac_rockchip_eth_ops,
  499. .priv_auto_alloc_size = sizeof(struct dw_eth_dev),
  500. .platdata_auto_alloc_size = sizeof(struct gmac_rockchip_platdata),
  501. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  502. };